fan.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * it87.c - Part of lm_sensors, Linux kernel modules for hardware
  4. * monitoring.
  5. *
  6. * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
  7. * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
  8. * addition to an Environment Controller (Enhanced Hardware Monitor and
  9. * Fan Controller)
  10. *
  11. * This driver supports only the Environment Controller in the IT8705F and
  12. * similar parts. The other devices are supported by different drivers.
  13. *
  14. * Supports: IT8603E Super I/O chip w/LPC interface
  15. * IT8620E Super I/O chip w/LPC interface
  16. * IT8622E Super I/O chip w/LPC interface
  17. * IT8623E Super I/O chip w/LPC interface
  18. * IT8628E Super I/O chip w/LPC interface
  19. * IT8705F Super I/O chip w/LPC interface
  20. * IT8712F Super I/O chip w/LPC interface
  21. * IT8716F Super I/O chip w/LPC interface
  22. * IT8718F Super I/O chip w/LPC interface
  23. * IT8720F Super I/O chip w/LPC interface
  24. * IT8721F Super I/O chip w/LPC interface
  25. * IT8726F Super I/O chip w/LPC interface
  26. * IT8728F Super I/O chip w/LPC interface
  27. * IT8732F Super I/O chip w/LPC interface
  28. * IT8758E Super I/O chip w/LPC interface
  29. * IT8771E Super I/O chip w/LPC interface
  30. * IT8772E Super I/O chip w/LPC interface
  31. * IT8781F Super I/O chip w/LPC interface
  32. * IT8782F Super I/O chip w/LPC interface
  33. * IT8783E/F Super I/O chip w/LPC interface
  34. * IT8786E Super I/O chip w/LPC interface
  35. * IT8790E Super I/O chip w/LPC interface
  36. * IT8792E Super I/O chip w/LPC interface
  37. * Sis950 A clone of the IT8705F
  38. *
  39. * Copyright (C) 2001 Chris Gauthron
  40. * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #include <linux/bitops.h>
  44. #include <linux/module.h>
  45. #include <linux/init.h>
  46. #include <linux/slab.h>
  47. #include <linux/jiffies.h>
  48. #include <linux/platform_device.h>
  49. #include <linux/hwmon.h>
  50. #include <linux/hwmon-sysfs.h>
  51. #include <linux/hwmon-vid.h>
  52. #include <linux/err.h>
  53. #include <linux/mutex.h>
  54. #include <linux/sysfs.h>
  55. #include <linux/string.h>
  56. #include <linux/dmi.h>
  57. #include <linux/acpi.h>
  58. #include <linux/io.h>
  59. #include <linux/delay.h>
  60. #include "gpioregs.h"
  61. #define DRVNAME "it87"
  62. enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
  63. it8771, it8772, it8781, it8782, it8783, it8786, it8790,
  64. it8792, it8603, it8620, it8622, it8628 };
  65. static unsigned short force_id;
  66. module_param(force_id, ushort, 0);
  67. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  68. static struct platform_device *it87_pdev[2];
  69. #define REG_2E 0x2e /* The register to read/write */
  70. #define REG_4E 0x4e /* Secondary register to read/write */
  71. #define DEV 0x07 /* Register: Logical device select */
  72. #define PME 0x04 /* The device with the fan registers in it */
  73. /* The device with the IT8718F/IT8720F VID value in it */
  74. #define GPIO 0x07
  75. #define DEVID 0x20 /* Register: Device ID */
  76. #define DEVREV 0x22 /* Register: Device Revision */
  77. static inline int superio_inb(int ioreg, int reg)
  78. {
  79. outb(reg, ioreg);
  80. return inb(ioreg + 1);
  81. }
  82. static inline void superio_outb(int ioreg, int reg, int val)
  83. {
  84. outb(reg, ioreg);
  85. outb(val, ioreg + 1);
  86. }
  87. static int superio_inw(int ioreg, int reg)
  88. {
  89. int val;
  90. outb(reg++, ioreg);
  91. val = inb(ioreg + 1) << 8;
  92. outb(reg, ioreg);
  93. val |= inb(ioreg + 1);
  94. return val;
  95. }
  96. static inline void superio_select(int ioreg, int ldn)
  97. {
  98. outb(DEV, ioreg);
  99. outb(ldn, ioreg + 1);
  100. }
  101. static inline int superio_enter(int ioreg)
  102. {
  103. /*
  104. * Try to reserve ioreg and ioreg + 1 for exclusive access.
  105. */
  106. if (!request_muxed_region(ioreg, 2, DRVNAME))
  107. return -EBUSY;
  108. outb(0x87, ioreg);
  109. outb(0x01, ioreg);
  110. outb(0x55, ioreg);
  111. outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
  112. return 0;
  113. }
  114. static inline void superio_exit(int ioreg)
  115. {
  116. outb(0x02, ioreg);
  117. outb(0x02, ioreg + 1);
  118. release_region(ioreg, 2);
  119. }
  120. /* Logical device 4 registers */
  121. #define IT8712F_DEVID 0x8712
  122. #define IT8705F_DEVID 0x8705
  123. #define IT8716F_DEVID 0x8716
  124. #define IT8718F_DEVID 0x8718
  125. #define IT8720F_DEVID 0x8720
  126. #define IT8721F_DEVID 0x8721
  127. #define IT8726F_DEVID 0x8726
  128. #define IT8728F_DEVID 0x8728
  129. #define IT8732F_DEVID 0x8732
  130. #define IT8792E_DEVID 0x8733
  131. #define IT8771E_DEVID 0x8771
  132. #define IT8772E_DEVID 0x8772
  133. #define IT8781F_DEVID 0x8781
  134. #define IT8782F_DEVID 0x8782
  135. #define IT8783E_DEVID 0x8783
  136. #define IT8786E_DEVID 0x8786
  137. #define IT8790E_DEVID 0x8790
  138. #define IT8603E_DEVID 0x8603
  139. #define IT8620E_DEVID 0x8620
  140. #define IT8622E_DEVID 0x8622
  141. #define IT8623E_DEVID 0x8623
  142. #define IT8628E_DEVID 0x8628
  143. #define IT87_ACT_REG 0x30
  144. #define IT87_BASE_REG 0x60
  145. /* Logical device 7 registers (IT8712F and later) */
  146. #define IT87_SIO_GPIO1_REG 0x25
  147. #define IT87_SIO_GPIO2_REG 0x26
  148. #define IT87_SIO_GPIO3_REG 0x27
  149. #define IT87_SIO_GPIO4_REG 0x28
  150. #define IT87_SIO_GPIO5_REG 0x29
  151. #define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
  152. #define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
  153. #define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
  154. #define IT87_SIO_VID_REG 0xfc /* VID value */
  155. #define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
  156. /* Update battery voltage after every reading if true */
  157. static bool update_vbat;
  158. /* Not all BIOSes properly configure the PWM registers */
  159. static bool fix_pwm_polarity;
  160. /* Many IT87 constants specified below */
  161. /* Length of ISA address segment */
  162. #define IT87_EXTENT 8
  163. /* Length of ISA address segment for Environmental Controller */
  164. #define IT87_EC_EXTENT 2
  165. /* Offset of EC registers from ISA base address */
  166. #define IT87_EC_OFFSET 5
  167. /* Where are the ISA address/data registers relative to the EC base address */
  168. #define IT87_ADDR_REG_OFFSET 0
  169. #define IT87_DATA_REG_OFFSET 1
  170. /*----- The IT87 registers -----*/
  171. #define IT87_REG_CONFIG 0x00
  172. #define IT87_REG_ALARM1 0x01
  173. #define IT87_REG_ALARM2 0x02
  174. #define IT87_REG_ALARM3 0x03
  175. /*
  176. * The IT8718F and IT8720F have the VID value in a different register, in
  177. * Super-I/O configuration space.
  178. */
  179. #define IT87_REG_VID 0x0a
  180. /*
  181. * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
  182. * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
  183. * mode.
  184. */
  185. #define IT87_REG_FAN_DIV 0x0b
  186. #define IT87_REG_FAN_16BIT 0x0c
  187. /*
  188. * Monitors:
  189. * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
  190. * - up to 6 temp (1 to 6)
  191. * - up to 6 fan (1 to 6)
  192. */
  193. static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
  194. static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
  195. static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
  196. static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
  197. static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
  198. #define IT87_REG_FAN_MAIN_CTRL 0x13
  199. #define IT87_REG_FAN_CTL 0x14
  200. static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
  201. static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
  202. static const u8 IT87_REG_VIN[] = { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
  203. 0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
  204. #define IT87_REG_TEMP(nr) (0x29 + (nr))
  205. #define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
  206. #define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
  207. #define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
  208. #define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
  209. #define IT87_REG_VIN_ENABLE 0x50
  210. #define IT87_REG_TEMP_ENABLE 0x51
  211. #define IT87_REG_TEMP_EXTRA 0x55
  212. #define IT87_REG_BEEP_ENABLE 0x5c
  213. #define IT87_REG_CHIPID 0x58
  214. static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
  215. #define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
  216. #define IT87_REG_AUTO_PWM(nr, i) (IT87_REG_AUTO_BASE[nr] + 5 + (i))
  217. #define IT87_REG_TEMP456_ENABLE 0x77
  218. #define NUM_VIN ARRAY_SIZE(IT87_REG_VIN)
  219. #define NUM_VIN_LIMIT 8
  220. #define NUM_TEMP 6
  221. #define NUM_TEMP_OFFSET ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
  222. #define NUM_TEMP_LIMIT 3
  223. #define NUM_FAN ARRAY_SIZE(IT87_REG_FAN)
  224. #define NUM_FAN_DIV 3
  225. #define NUM_PWM ARRAY_SIZE(IT87_REG_PWM)
  226. #define NUM_AUTO_PWM ARRAY_SIZE(IT87_REG_PWM)
  227. struct it87_devices {
  228. const char *name;
  229. const char * const suffix;
  230. u32 features;
  231. u8 peci_mask;
  232. u8 old_peci_mask;
  233. };
  234. #define FEAT_12MV_ADC BIT(0)
  235. #define FEAT_NEWER_AUTOPWM BIT(1)
  236. #define FEAT_OLD_AUTOPWM BIT(2)
  237. #define FEAT_16BIT_FANS BIT(3)
  238. #define FEAT_TEMP_OFFSET BIT(4)
  239. #define FEAT_TEMP_PECI BIT(5)
  240. #define FEAT_TEMP_OLD_PECI BIT(6)
  241. #define FEAT_FAN16_CONFIG BIT(7) /* Need to enable 16-bit fans */
  242. #define FEAT_FIVE_FANS BIT(8) /* Supports five fans */
  243. #define FEAT_VID BIT(9) /* Set if chip supports VID */
  244. #define FEAT_IN7_INTERNAL BIT(10) /* Set if in7 is internal */
  245. #define FEAT_SIX_FANS BIT(11) /* Supports six fans */
  246. #define FEAT_10_9MV_ADC BIT(12)
  247. #define FEAT_AVCC3 BIT(13) /* Chip supports in9/AVCC3 */
  248. #define FEAT_FIVE_PWM BIT(14) /* Chip supports 5 pwm chn */
  249. #define FEAT_SIX_PWM BIT(15) /* Chip supports 6 pwm chn */
  250. #define FEAT_PWM_FREQ2 BIT(16) /* Separate pwm freq 2 */
  251. #define FEAT_SIX_TEMP BIT(17) /* Up to 6 temp sensors */
  252. #define FEAT_VIN3_5V BIT(18) /* VIN3 connected to +5V */
  253. static const struct it87_devices it87_devices[] = {
  254. [it87] = {
  255. .name = "it87",
  256. .suffix = "F",
  257. .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
  258. },
  259. [it8712] = {
  260. .name = "it8712",
  261. .suffix = "F",
  262. .features = FEAT_OLD_AUTOPWM | FEAT_VID,
  263. /* may need to overwrite */
  264. },
  265. [it8716] = {
  266. .name = "it8716",
  267. .suffix = "F",
  268. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
  269. | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
  270. },
  271. [it8718] = {
  272. .name = "it8718",
  273. .suffix = "F",
  274. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
  275. | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
  276. | FEAT_PWM_FREQ2,
  277. .old_peci_mask = 0x4,
  278. },
  279. [it8720] = {
  280. .name = "it8720",
  281. .suffix = "F",
  282. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
  283. | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
  284. | FEAT_PWM_FREQ2,
  285. .old_peci_mask = 0x4,
  286. },
  287. [it8721] = {
  288. .name = "it8721",
  289. .suffix = "F",
  290. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  291. | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
  292. | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
  293. | FEAT_PWM_FREQ2,
  294. .peci_mask = 0x05,
  295. .old_peci_mask = 0x02, /* Actually reports PCH */
  296. },
  297. [it8728] = {
  298. .name = "it8728",
  299. .suffix = "F",
  300. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  301. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
  302. | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
  303. .peci_mask = 0x07,
  304. },
  305. [it8732] = {
  306. .name = "it8732",
  307. .suffix = "F",
  308. .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
  309. | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
  310. | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
  311. .peci_mask = 0x07,
  312. .old_peci_mask = 0x02, /* Actually reports PCH */
  313. },
  314. [it8771] = {
  315. .name = "it8771",
  316. .suffix = "E",
  317. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  318. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
  319. | FEAT_PWM_FREQ2,
  320. /* PECI: guesswork */
  321. /* 12mV ADC (OHM) */
  322. /* 16 bit fans (OHM) */
  323. /* three fans, always 16 bit (guesswork) */
  324. .peci_mask = 0x07,
  325. },
  326. [it8772] = {
  327. .name = "it8772",
  328. .suffix = "E",
  329. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  330. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
  331. | FEAT_PWM_FREQ2,
  332. /* PECI (coreboot) */
  333. /* 12mV ADC (HWSensors4, OHM) */
  334. /* 16 bit fans (HWSensors4, OHM) */
  335. /* three fans, always 16 bit (datasheet) */
  336. .peci_mask = 0x07,
  337. },
  338. [it8781] = {
  339. .name = "it8781",
  340. .suffix = "F",
  341. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
  342. | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
  343. .old_peci_mask = 0x4,
  344. },
  345. [it8782] = {
  346. .name = "it8782",
  347. .suffix = "F",
  348. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
  349. | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
  350. .old_peci_mask = 0x4,
  351. },
  352. [it8783] = {
  353. .name = "it8783",
  354. .suffix = "E/F",
  355. .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
  356. | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
  357. .old_peci_mask = 0x4,
  358. },
  359. [it8786] = {
  360. .name = "it8786",
  361. .suffix = "E",
  362. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  363. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
  364. | FEAT_PWM_FREQ2,
  365. .peci_mask = 0x07,
  366. },
  367. [it8790] = {
  368. .name = "it8790",
  369. .suffix = "E",
  370. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  371. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
  372. | FEAT_PWM_FREQ2,
  373. .peci_mask = 0x07,
  374. },
  375. [it8792] = {
  376. .name = "it8792",
  377. .suffix = "E",
  378. .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
  379. | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
  380. | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
  381. .peci_mask = 0x07,
  382. .old_peci_mask = 0x02, /* Actually reports PCH */
  383. },
  384. [it8603] = {
  385. .name = "it8603",
  386. .suffix = "E",
  387. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  388. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
  389. | FEAT_AVCC3 | FEAT_PWM_FREQ2,
  390. .peci_mask = 0x07,
  391. },
  392. [it8620] = {
  393. .name = "it8620",
  394. .suffix = "E",
  395. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  396. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
  397. | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
  398. | FEAT_SIX_TEMP | FEAT_VIN3_5V,
  399. .peci_mask = 0x07,
  400. },
  401. [it8622] = {
  402. .name = "it8622",
  403. .suffix = "E",
  404. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  405. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
  406. | FEAT_FIVE_PWM | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
  407. | FEAT_AVCC3 | FEAT_VIN3_5V,
  408. .peci_mask = 0x07,
  409. },
  410. [it8628] = {
  411. .name = "it8628",
  412. .suffix = "E",
  413. .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
  414. | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
  415. | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
  416. | FEAT_SIX_TEMP | FEAT_VIN3_5V,
  417. .peci_mask = 0x07,
  418. },
  419. };
  420. #define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
  421. #define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
  422. #define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC)
  423. #define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
  424. #define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
  425. #define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
  426. #define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
  427. ((data)->peci_mask & BIT(nr)))
  428. #define has_temp_old_peci(data, nr) \
  429. (((data)->features & FEAT_TEMP_OLD_PECI) && \
  430. ((data)->old_peci_mask & BIT(nr)))
  431. #define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
  432. #define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
  433. FEAT_SIX_FANS))
  434. #define has_vid(data) ((data)->features & FEAT_VID)
  435. #define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
  436. #define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
  437. #define has_avcc3(data) ((data)->features & FEAT_AVCC3)
  438. #define has_five_pwm(data) ((data)->features & (FEAT_FIVE_PWM \
  439. | FEAT_SIX_PWM))
  440. #define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM)
  441. #define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2)
  442. #define has_six_temp(data) ((data)->features & FEAT_SIX_TEMP)
  443. #define has_vin3_5v(data) ((data)->features & FEAT_VIN3_5V)
  444. struct it87_sio_data {
  445. int sioaddr;
  446. enum chips type;
  447. /* Values read from Super-I/O config space */
  448. u8 revision;
  449. u8 vid_value;
  450. u8 beep_pin;
  451. u8 internal; /* Internal sensors can be labeled */
  452. bool need_in7_reroute;
  453. /* Features skipped based on config or DMI */
  454. u16 skip_in;
  455. u8 skip_vid;
  456. u8 skip_fan;
  457. u8 skip_pwm;
  458. u8 skip_temp;
  459. };
  460. /*
  461. * For each registered chip, we need to keep some data in memory.
  462. * The structure is dynamically allocated.
  463. */
  464. struct it87_data {
  465. const struct attribute_group *groups[7];
  466. int sioaddr;
  467. enum chips type;
  468. u32 features;
  469. u8 peci_mask;
  470. u8 old_peci_mask;
  471. unsigned short addr;
  472. const char *name;
  473. struct mutex update_lock;
  474. char valid; /* !=0 if following fields are valid */
  475. unsigned long last_updated; /* In jiffies */
  476. u16 in_scaled; /* Internal voltage sensors are scaled */
  477. u16 in_internal; /* Bitfield, internal sensors (for labels) */
  478. u16 has_in; /* Bitfield, voltage sensors enabled */
  479. u8 in[NUM_VIN][3]; /* [nr][0]=in, [1]=min, [2]=max */
  480. bool need_in7_reroute;
  481. u8 has_fan; /* Bitfield, fans enabled */
  482. u16 fan[NUM_FAN][2]; /* Register values, [nr][0]=fan, [1]=min */
  483. u8 has_temp; /* Bitfield, temp sensors enabled */
  484. s8 temp[NUM_TEMP][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
  485. u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
  486. u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
  487. u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
  488. bool has_vid; /* True if VID supported */
  489. u8 vid; /* Register encoding, combined */
  490. u8 vrm;
  491. u32 alarms; /* Register encoding, combined */
  492. bool has_beep; /* true if beep supported */
  493. u8 beeps; /* Register encoding */
  494. u8 fan_main_ctrl; /* Register value */
  495. u8 fan_ctl; /* Register value */
  496. /*
  497. * The following 3 arrays correspond to the same registers up to
  498. * the IT8720F. The meaning of bits 6-0 depends on the value of bit
  499. * 7, and we want to preserve settings on mode changes, so we have
  500. * to track all values separately.
  501. * Starting with the IT8721F, the manual PWM duty cycles are stored
  502. * in separate registers (8-bit values), so the separate tracking
  503. * is no longer needed, but it is still done to keep the driver
  504. * simple.
  505. */
  506. u8 has_pwm; /* Bitfield, pwm control enabled */
  507. u8 pwm_ctrl[NUM_PWM]; /* Register value */
  508. u8 pwm_duty[NUM_PWM]; /* Manual PWM value set by user */
  509. u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
  510. /* Automatic fan speed control registers */
  511. u8 auto_pwm[NUM_AUTO_PWM][4]; /* [nr][3] is hard-coded */
  512. s8 auto_temp[NUM_AUTO_PWM][5]; /* [nr][0] is point1_temp_hyst */
  513. };
  514. extern struct kobject *vfiec_kobj;
  515. static struct kobject *fan_kobj = NULL;
  516. struct device *dev_it87 = NULL;
  517. static int wait_ibf(void)
  518. {
  519. int i = 0;
  520. while (inb(EC_CMD_PORT) & EC_IBF)
  521. {
  522. if (++i > TIMEOUT_LOOPS)
  523. {
  524. return -1;
  525. }
  526. udelay(1);
  527. }
  528. return 0;
  529. }
  530. static int wait_obf(void)
  531. {
  532. int i = 0;
  533. while (!(inb(EC_CMD_PORT) & EC_OBF))
  534. {
  535. if (++i > TIMEOUT_LOOPS)
  536. {
  537. return -1;
  538. }
  539. udelay(1);
  540. }
  541. return 0;
  542. }
  543. static int ec_read_ram(uint8_t offset, uint8_t *data)
  544. {
  545. if (wait_ibf() < 0)
  546. return -1;
  547. outb(CMD_READ_RAM, EC_CMD_PORT);
  548. if (wait_ibf() < 0)
  549. return -1;
  550. outb(offset, EC_DATA_PORT);
  551. if (wait_obf() < 0)
  552. return -1;
  553. *data = inb(EC_DATA_PORT);
  554. return 0;
  555. }
  556. static int ec_write_ram(uint8_t offset, uint8_t data)
  557. {
  558. if (wait_ibf() < 0)
  559. return -1;
  560. outb(CMD_WRITE_RAM, EC_CMD_PORT);
  561. if (wait_ibf() < 0)
  562. return -1;
  563. outb(offset, EC_DATA_PORT);
  564. if (wait_ibf() < 0)
  565. return -1;
  566. outb(data, EC_DATA_PORT);
  567. return 0;
  568. }
  569. static int oem_ec_read_ram(uint8_t page, uint8_t offset, uint8_t *data)
  570. {
  571. unsigned char WEC, REC;
  572. switch(page)
  573. {
  574. case 0:
  575. {
  576. WEC = 0x96;
  577. REC = 0x95;
  578. break;
  579. }
  580. case 1:
  581. {
  582. WEC = 0x98;
  583. REC = 0x97;
  584. break;
  585. }
  586. default:
  587. {
  588. WEC = 0x81;
  589. REC = 0x80;
  590. break;
  591. }
  592. }
  593. if (wait_ibf() < 0)
  594. return -1;
  595. outb(REC, EC_CMD_PORT);
  596. if (wait_ibf() < 0)
  597. return -1;
  598. outb(offset, EC_DATA_PORT);
  599. if (wait_obf() < 0)
  600. return -1;
  601. *data = inb(EC_DATA_PORT);
  602. return 0;
  603. }
  604. static int oem_ec_write_ram(uint8_t page, uint8_t offset, uint8_t data)
  605. {
  606. unsigned char WEC, REC;
  607. switch(page)
  608. {
  609. case 0:
  610. {
  611. WEC = 0x96;
  612. REC = 0x95;
  613. break;
  614. }
  615. case 1:
  616. {
  617. WEC = 0x98;
  618. REC = 0x97;
  619. break;
  620. }
  621. default:
  622. {
  623. WEC = 0x81;
  624. REC = 0x80;
  625. break;
  626. }
  627. }
  628. if (wait_ibf() < 0)
  629. return -1;
  630. outb(WEC, EC_CMD_PORT);
  631. if (wait_ibf() < 0)
  632. return -1;
  633. outb(offset, EC_DATA_PORT);
  634. if (wait_ibf() < 0)
  635. return -1;
  636. outb(data, EC_DATA_PORT);
  637. return 0;
  638. }
  639. int vid_from_reg(int val, u8 vrm)
  640. {
  641. int vid;
  642. switch (vrm) {
  643. case 100: /* VRD 10.0 */
  644. /* compute in uV, round to mV */
  645. val &= 0x3f;
  646. if ((val & 0x1f) == 0x1f)
  647. return 0;
  648. if ((val & 0x1f) <= 0x09 || val == 0x0a)
  649. vid = 1087500 - (val & 0x1f) * 25000;
  650. else
  651. vid = 1862500 - (val & 0x1f) * 25000;
  652. if (val & 0x20)
  653. vid -= 12500;
  654. return (vid + 500) / 1000;
  655. case 110: /* Intel Conroe */
  656. /* compute in uV, round to mV */
  657. val &= 0xff;
  658. if (val < 0x02 || val > 0xb2)
  659. return 0;
  660. return (1600000 - (val - 2) * 6250 + 500) / 1000;
  661. case 24: /* Athlon64 & Opteron */
  662. val &= 0x1f;
  663. if (val == 0x1f)
  664. return 0;
  665. fallthrough;
  666. case 25: /* AMD NPT 0Fh */
  667. val &= 0x3f;
  668. return (val < 32) ? 1550 - 25 * val
  669. : 775 - (25 * (val - 31)) / 2;
  670. case 26: /* AMD family 10h to 15h, serial VID */
  671. val &= 0x7f;
  672. if (val >= 0x7c)
  673. return 0;
  674. return DIV_ROUND_CLOSEST(15500 - 125 * val, 10);
  675. case 91: /* VRM 9.1 */
  676. case 90: /* VRM 9.0 */
  677. val &= 0x1f;
  678. return val == 0x1f ? 0 :
  679. 1850 - val * 25;
  680. case 85: /* VRM 8.5 */
  681. val &= 0x1f;
  682. return (val & 0x10 ? 25 : 0) +
  683. ((val & 0x0f) > 0x04 ? 2050 : 1250) -
  684. ((val & 0x0f) * 50);
  685. case 84: /* VRM 8.4 */
  686. val &= 0x0f;
  687. fallthrough;
  688. case 82: /* VRM 8.2 */
  689. val &= 0x1f;
  690. return val == 0x1f ? 0 :
  691. val & 0x10 ? 5100 - (val) * 100 :
  692. 2050 - (val) * 50;
  693. case 17: /* Intel IMVP-II */
  694. val &= 0x1f;
  695. return val & 0x10 ? 975 - (val & 0xF) * 25 :
  696. 1750 - val * 50;
  697. case 13:
  698. case 131:
  699. val &= 0x3f;
  700. /* Exception for Eden ULV 500 MHz */
  701. if (vrm == 131 && val == 0x3f)
  702. val++;
  703. return 1708 - val * 16;
  704. case 14: /* Intel Core */
  705. /* compute in uV, round to mV */
  706. val &= 0x7f;
  707. return val > 0x77 ? 0 : (1500000 - (val * 12500) + 500) / 1000;
  708. default: /* report 0 for unknown */
  709. if (vrm)
  710. pr_warn("Requested unsupported VRM version (%u)\n",
  711. (unsigned int)vrm);
  712. return 0;
  713. }
  714. }
  715. /*
  716. * The stepping_to parameter is highest acceptable stepping for current line.
  717. * The model match must be exact for 4-bit values. For model values 0x10
  718. * and above (extended model), all models below the parameter will match.
  719. */
  720. struct vrm_model {
  721. u8 vendor;
  722. u8 family;
  723. u8 model_from;
  724. u8 model_to;
  725. u8 stepping_to;
  726. u8 vrm_type;
  727. };
  728. #define ANY 0xFF
  729. static struct vrm_model vrm_models[] = {
  730. {X86_VENDOR_AMD, 0x6, 0x0, ANY, ANY, 90}, /* Athlon Duron etc */
  731. {X86_VENDOR_AMD, 0xF, 0x0, 0x3F, ANY, 24}, /* Athlon 64, Opteron */
  732. /*
  733. * In theory, all NPT family 0Fh processors have 6 VID pins and should
  734. * thus use vrm 25, however in practice not all mainboards route the
  735. * 6th VID pin because it is never needed. So we use the 5 VID pin
  736. * variant (vrm 24) for the models which exist today.
  737. */
  738. {X86_VENDOR_AMD, 0xF, 0x40, 0x7F, ANY, 24}, /* NPT family 0Fh */
  739. {X86_VENDOR_AMD, 0xF, 0x80, ANY, ANY, 25}, /* future fam. 0Fh */
  740. {X86_VENDOR_AMD, 0x10, 0x0, ANY, ANY, 25}, /* NPT family 10h */
  741. {X86_VENDOR_AMD, 0x11, 0x0, ANY, ANY, 26}, /* family 11h */
  742. {X86_VENDOR_AMD, 0x12, 0x0, ANY, ANY, 26}, /* family 12h */
  743. {X86_VENDOR_AMD, 0x14, 0x0, ANY, ANY, 26}, /* family 14h */
  744. {X86_VENDOR_AMD, 0x15, 0x0, ANY, ANY, 26}, /* family 15h */
  745. {X86_VENDOR_INTEL, 0x6, 0x0, 0x6, ANY, 82}, /* Pentium Pro,
  746. * Pentium II, Xeon,
  747. * Mobile Pentium,
  748. * Celeron */
  749. {X86_VENDOR_INTEL, 0x6, 0x7, 0x7, ANY, 84}, /* Pentium III, Xeon */
  750. {X86_VENDOR_INTEL, 0x6, 0x8, 0x8, ANY, 82}, /* Pentium III, Xeon */
  751. {X86_VENDOR_INTEL, 0x6, 0x9, 0x9, ANY, 13}, /* Pentium M (130 nm) */
  752. {X86_VENDOR_INTEL, 0x6, 0xA, 0xA, ANY, 82}, /* Pentium III Xeon */
  753. {X86_VENDOR_INTEL, 0x6, 0xB, 0xB, ANY, 85}, /* Tualatin */
  754. {X86_VENDOR_INTEL, 0x6, 0xD, 0xD, ANY, 13}, /* Pentium M (90 nm) */
  755. {X86_VENDOR_INTEL, 0x6, 0xE, 0xE, ANY, 14}, /* Intel Core (65 nm) */
  756. {X86_VENDOR_INTEL, 0x6, 0xF, ANY, ANY, 110}, /* Intel Conroe and
  757. * later */
  758. {X86_VENDOR_INTEL, 0xF, 0x0, 0x0, ANY, 90}, /* P4 */
  759. {X86_VENDOR_INTEL, 0xF, 0x1, 0x1, ANY, 90}, /* P4 Willamette */
  760. {X86_VENDOR_INTEL, 0xF, 0x2, 0x2, ANY, 90}, /* P4 Northwood */
  761. {X86_VENDOR_INTEL, 0xF, 0x3, ANY, ANY, 100}, /* Prescott and above
  762. * assume VRD 10 */
  763. {X86_VENDOR_CENTAUR, 0x6, 0x7, 0x7, ANY, 85}, /* Eden ESP/Ezra */
  764. {X86_VENDOR_CENTAUR, 0x6, 0x8, 0x8, 0x7, 85}, /* Ezra T */
  765. {X86_VENDOR_CENTAUR, 0x6, 0x9, 0x9, 0x7, 85}, /* Nehemiah */
  766. {X86_VENDOR_CENTAUR, 0x6, 0x9, 0x9, ANY, 17}, /* C3-M, Eden-N */
  767. {X86_VENDOR_CENTAUR, 0x6, 0xA, 0xA, 0x7, 0}, /* No information */
  768. {X86_VENDOR_CENTAUR, 0x6, 0xA, 0xA, ANY, 13}, /* C7-M, C7,
  769. * Eden (Esther) */
  770. {X86_VENDOR_CENTAUR, 0x6, 0xD, 0xD, ANY, 134}, /* C7-D, C7-M, C7,
  771. * Eden (Esther) */
  772. };
  773. /*
  774. * Special case for VIA model D: there are two different possible
  775. * VID tables, so we have to figure out first, which one must be
  776. * used. This resolves temporary drm value 134 to 14 (Intel Core
  777. * 7-bit VID), 13 (Pentium M 6-bit VID) or 131 (Pentium M 6-bit VID
  778. * + quirk for Eden ULV 500 MHz).
  779. * Note: something similar might be needed for model A, I'm not sure.
  780. */
  781. static u8 get_via_model_d_vrm(void)
  782. {
  783. unsigned int vid, brand, __maybe_unused dummy;
  784. static const char *brands[4] = {
  785. "C7-M", "C7", "Eden", "C7-D"
  786. };
  787. rdmsr(0x198, dummy, vid);
  788. vid &= 0xff;
  789. rdmsr(0x1154, brand, dummy);
  790. brand = ((brand >> 4) ^ (brand >> 2)) & 0x03;
  791. if (vid > 0x3f) {
  792. pr_info("Using %d-bit VID table for VIA %s CPU\n",
  793. 7, brands[brand]);
  794. return 14;
  795. } else {
  796. pr_info("Using %d-bit VID table for VIA %s CPU\n",
  797. 6, brands[brand]);
  798. /* Enable quirk for Eden */
  799. return brand == 2 ? 131 : 13;
  800. }
  801. }
  802. static u8 find_vrm(u8 family, u8 model, u8 stepping, u8 vendor)
  803. {
  804. int i;
  805. for (i = 0; i < ARRAY_SIZE(vrm_models); i++) {
  806. if (vendor == vrm_models[i].vendor &&
  807. family == vrm_models[i].family &&
  808. model >= vrm_models[i].model_from &&
  809. model <= vrm_models[i].model_to &&
  810. stepping <= vrm_models[i].stepping_to)
  811. return vrm_models[i].vrm_type;
  812. }
  813. return 0;
  814. }
  815. u8 vid_which_vrm(void)
  816. {
  817. struct cpuinfo_x86 *c = &cpu_data(0);
  818. u8 vrm_ret;
  819. if (c->x86 < 6) /* Any CPU with family lower than 6 */
  820. return 0; /* doesn't have VID */
  821. vrm_ret = find_vrm(c->x86, c->x86_model, c->x86_stepping, c->x86_vendor);
  822. if (vrm_ret == 134)
  823. vrm_ret = get_via_model_d_vrm();
  824. if (vrm_ret == 0)
  825. pr_info("Unknown VRM version of your x86 CPU\n");
  826. return vrm_ret;
  827. }
  828. static int adc_lsb(const struct it87_data *data, int nr)
  829. {
  830. int lsb;
  831. if (has_12mv_adc(data))
  832. lsb = 120;
  833. else if (has_10_9mv_adc(data))
  834. lsb = 109;
  835. else
  836. lsb = 160;
  837. if (data->in_scaled & BIT(nr))
  838. lsb <<= 1;
  839. return lsb;
  840. }
  841. static u8 in_to_reg(const struct it87_data *data, int nr, long val)
  842. {
  843. val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
  844. return clamp_val(val, 0, 255);
  845. }
  846. static int in_from_reg(const struct it87_data *data, int nr, int val)
  847. {
  848. return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
  849. }
  850. static inline u8 FAN_TO_REG(long rpm, int div)
  851. {
  852. if (rpm == 0)
  853. return 255;
  854. rpm = clamp_val(rpm, 1, 1000000);
  855. return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
  856. }
  857. static inline u16 FAN16_TO_REG(long rpm)
  858. {
  859. if (rpm == 0)
  860. return 0xffff;
  861. return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
  862. }
  863. #define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
  864. 1350000 / ((val) * (div)))
  865. /* The divider is fixed to 2 in 16-bit mode */
  866. #define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
  867. 1350000 / ((val) * 2))
  868. #define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
  869. ((val) + 500) / 1000), -128, 127))
  870. #define TEMP_FROM_REG(val) ((val) * 1000)
  871. static u8 pwm_to_reg(const struct it87_data *data, long val)
  872. {
  873. if (has_newer_autopwm(data))
  874. return val;
  875. else
  876. return val >> 1;
  877. }
  878. static int pwm_from_reg(const struct it87_data *data, u8 reg)
  879. {
  880. if (has_newer_autopwm(data))
  881. return reg;
  882. else
  883. return (reg & 0x7f) << 1;
  884. }
  885. static int DIV_TO_REG(int val)
  886. {
  887. int answer = 0;
  888. while (answer < 7 && (val >>= 1))
  889. answer++;
  890. return answer;
  891. }
  892. #define DIV_FROM_REG(val) BIT(val)
  893. /*
  894. * PWM base frequencies. The frequency has to be divided by either 128 or 256,
  895. * depending on the chip type, to calculate the actual PWM frequency.
  896. *
  897. * Some of the chip datasheets suggest a base frequency of 51 kHz instead
  898. * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
  899. * of 200 Hz. Sometimes both PWM frequency select registers are affected,
  900. * sometimes just one. It is unknown if this is a datasheet error or real,
  901. * so this is ignored for now.
  902. */
  903. static const unsigned int pwm_freq[8] = {
  904. 48000000,
  905. 24000000,
  906. 12000000,
  907. 8000000,
  908. 6000000,
  909. 3000000,
  910. 1500000,
  911. 750000,
  912. };
  913. /*
  914. * Must be called with data->update_lock held, except during initialization.
  915. * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
  916. * would slow down the IT87 access and should not be necessary.
  917. */
  918. static int it87_read_value(struct it87_data *data, u8 reg)
  919. {
  920. outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
  921. return inb_p(data->addr + IT87_DATA_REG_OFFSET);
  922. }
  923. /*
  924. * Must be called with data->update_lock held, except during initialization.
  925. * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
  926. * would slow down the IT87 access and should not be necessary.
  927. */
  928. static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
  929. {
  930. outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
  931. outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
  932. }
  933. static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
  934. {
  935. data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
  936. if (has_newer_autopwm(data)) {
  937. data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
  938. data->pwm_duty[nr] = it87_read_value(data,
  939. IT87_REG_PWM_DUTY[nr]);
  940. } else {
  941. if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
  942. data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
  943. else /* Manual mode */
  944. data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
  945. }
  946. if (has_old_autopwm(data)) {
  947. int i;
  948. for (i = 0; i < 5 ; i++)
  949. data->auto_temp[nr][i] = it87_read_value(data,
  950. IT87_REG_AUTO_TEMP(nr, i));
  951. for (i = 0; i < 3 ; i++)
  952. data->auto_pwm[nr][i] = it87_read_value(data,
  953. IT87_REG_AUTO_PWM(nr, i));
  954. } else if (has_newer_autopwm(data)) {
  955. int i;
  956. /*
  957. * 0: temperature hysteresis (base + 5)
  958. * 1: fan off temperature (base + 0)
  959. * 2: fan start temperature (base + 1)
  960. * 3: fan max temperature (base + 2)
  961. */
  962. data->auto_temp[nr][0] =
  963. it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
  964. for (i = 0; i < 3 ; i++)
  965. data->auto_temp[nr][i + 1] =
  966. it87_read_value(data,
  967. IT87_REG_AUTO_TEMP(nr, i));
  968. /*
  969. * 0: start pwm value (base + 3)
  970. * 1: pwm slope (base + 4, 1/8th pwm)
  971. */
  972. data->auto_pwm[nr][0] =
  973. it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
  974. data->auto_pwm[nr][1] =
  975. it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
  976. }
  977. }
  978. static struct it87_data *it87_update_device(struct device *dev)
  979. {
  980. struct it87_data *data = dev_get_drvdata(dev);
  981. int i;
  982. mutex_lock(&data->update_lock);
  983. if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
  984. !data->valid) {
  985. if (update_vbat) {
  986. /*
  987. * Cleared after each update, so reenable. Value
  988. * returned by this read will be previous value
  989. */
  990. it87_write_value(data, IT87_REG_CONFIG,
  991. it87_read_value(data, IT87_REG_CONFIG) | 0x40);
  992. }
  993. for (i = 0; i < NUM_VIN; i++) {
  994. if (!(data->has_in & BIT(i)))
  995. continue;
  996. data->in[i][0] =
  997. it87_read_value(data, IT87_REG_VIN[i]);
  998. /* VBAT and AVCC don't have limit registers */
  999. if (i >= NUM_VIN_LIMIT)
  1000. continue;
  1001. data->in[i][1] =
  1002. it87_read_value(data, IT87_REG_VIN_MIN(i));
  1003. data->in[i][2] =
  1004. it87_read_value(data, IT87_REG_VIN_MAX(i));
  1005. }
  1006. for (i = 0; i < NUM_FAN; i++) {
  1007. /* Skip disabled fans */
  1008. if (!(data->has_fan & BIT(i)))
  1009. continue;
  1010. data->fan[i][1] =
  1011. it87_read_value(data, IT87_REG_FAN_MIN[i]);
  1012. data->fan[i][0] = it87_read_value(data,
  1013. IT87_REG_FAN[i]);
  1014. /* Add high byte if in 16-bit mode */
  1015. if (has_16bit_fans(data)) {
  1016. data->fan[i][0] |= it87_read_value(data,
  1017. IT87_REG_FANX[i]) << 8;
  1018. data->fan[i][1] |= it87_read_value(data,
  1019. IT87_REG_FANX_MIN[i]) << 8;
  1020. }
  1021. }
  1022. for (i = 0; i < NUM_TEMP; i++) {
  1023. if (!(data->has_temp & BIT(i)))
  1024. continue;
  1025. data->temp[i][0] =
  1026. it87_read_value(data, IT87_REG_TEMP(i));
  1027. if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
  1028. data->temp[i][3] =
  1029. it87_read_value(data,
  1030. IT87_REG_TEMP_OFFSET[i]);
  1031. if (i >= NUM_TEMP_LIMIT)
  1032. continue;
  1033. data->temp[i][1] =
  1034. it87_read_value(data, IT87_REG_TEMP_LOW(i));
  1035. data->temp[i][2] =
  1036. it87_read_value(data, IT87_REG_TEMP_HIGH(i));
  1037. }
  1038. /* Newer chips don't have clock dividers */
  1039. if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
  1040. i = it87_read_value(data, IT87_REG_FAN_DIV);
  1041. data->fan_div[0] = i & 0x07;
  1042. data->fan_div[1] = (i >> 3) & 0x07;
  1043. data->fan_div[2] = (i & 0x40) ? 3 : 1;
  1044. }
  1045. data->alarms =
  1046. it87_read_value(data, IT87_REG_ALARM1) |
  1047. (it87_read_value(data, IT87_REG_ALARM2) << 8) |
  1048. (it87_read_value(data, IT87_REG_ALARM3) << 16);
  1049. data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
  1050. data->fan_main_ctrl = it87_read_value(data,
  1051. IT87_REG_FAN_MAIN_CTRL);
  1052. data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
  1053. for (i = 0; i < NUM_PWM; i++) {
  1054. if (!(data->has_pwm & BIT(i)))
  1055. continue;
  1056. it87_update_pwm_ctrl(data, i);
  1057. }
  1058. data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
  1059. data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
  1060. /*
  1061. * The IT8705F does not have VID capability.
  1062. * The IT8718F and later don't use IT87_REG_VID for the
  1063. * same purpose.
  1064. */
  1065. if (data->type == it8712 || data->type == it8716) {
  1066. data->vid = it87_read_value(data, IT87_REG_VID);
  1067. /*
  1068. * The older IT8712F revisions had only 5 VID pins,
  1069. * but we assume it is always safe to read 6 bits.
  1070. */
  1071. data->vid &= 0x3f;
  1072. }
  1073. data->last_updated = jiffies;
  1074. data->valid = 1;
  1075. }
  1076. mutex_unlock(&data->update_lock);
  1077. return data;
  1078. }
  1079. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  1080. char *buf)
  1081. {
  1082. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1083. struct it87_data *data = it87_update_device(dev);
  1084. int index = sattr->index;
  1085. int nr = sattr->nr;
  1086. return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
  1087. }
  1088. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  1089. const char *buf, size_t count)
  1090. {
  1091. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1092. struct it87_data *data = dev_get_drvdata(dev);
  1093. int index = sattr->index;
  1094. int nr = sattr->nr;
  1095. unsigned long val;
  1096. if (kstrtoul(buf, 10, &val) < 0)
  1097. return -EINVAL;
  1098. mutex_lock(&data->update_lock);
  1099. data->in[nr][index] = in_to_reg(data, nr, val);
  1100. it87_write_value(data,
  1101. index == 1 ? IT87_REG_VIN_MIN(nr)
  1102. : IT87_REG_VIN_MAX(nr),
  1103. data->in[nr][index]);
  1104. mutex_unlock(&data->update_lock);
  1105. return count;
  1106. }
  1107. static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
  1108. static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1109. 0, 1);
  1110. static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1111. 0, 2);
  1112. static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
  1113. static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1114. 1, 1);
  1115. static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1116. 1, 2);
  1117. static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
  1118. static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1119. 2, 1);
  1120. static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1121. 2, 2);
  1122. static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
  1123. static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1124. 3, 1);
  1125. static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1126. 3, 2);
  1127. static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
  1128. static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1129. 4, 1);
  1130. static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1131. 4, 2);
  1132. static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
  1133. static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1134. 5, 1);
  1135. static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1136. 5, 2);
  1137. static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
  1138. static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1139. 6, 1);
  1140. static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1141. 6, 2);
  1142. static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
  1143. static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
  1144. 7, 1);
  1145. static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
  1146. 7, 2);
  1147. static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
  1148. static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
  1149. static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
  1150. static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
  1151. static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
  1152. /* Up to 6 temperatures */
  1153. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  1154. char *buf)
  1155. {
  1156. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1157. int nr = sattr->nr;
  1158. int index = sattr->index;
  1159. struct it87_data *data = it87_update_device(dev);
  1160. return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
  1161. }
  1162. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  1163. const char *buf, size_t count)
  1164. {
  1165. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1166. int nr = sattr->nr;
  1167. int index = sattr->index;
  1168. struct it87_data *data = dev_get_drvdata(dev);
  1169. long val;
  1170. u8 reg, regval;
  1171. if (kstrtol(buf, 10, &val) < 0)
  1172. return -EINVAL;
  1173. mutex_lock(&data->update_lock);
  1174. switch (index) {
  1175. default:
  1176. case 1:
  1177. reg = IT87_REG_TEMP_LOW(nr);
  1178. break;
  1179. case 2:
  1180. reg = IT87_REG_TEMP_HIGH(nr);
  1181. break;
  1182. case 3:
  1183. regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
  1184. if (!(regval & 0x80)) {
  1185. regval |= 0x80;
  1186. it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
  1187. }
  1188. data->valid = 0;
  1189. reg = IT87_REG_TEMP_OFFSET[nr];
  1190. break;
  1191. }
  1192. data->temp[nr][index] = TEMP_TO_REG(val);
  1193. it87_write_value(data, reg, data->temp[nr][index]);
  1194. mutex_unlock(&data->update_lock);
  1195. return count;
  1196. }
  1197. static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
  1198. static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1199. 0, 1);
  1200. static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1201. 0, 2);
  1202. static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
  1203. set_temp, 0, 3);
  1204. static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
  1205. static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1206. 1, 1);
  1207. static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1208. 1, 2);
  1209. static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
  1210. set_temp, 1, 3);
  1211. static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
  1212. static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1213. 2, 1);
  1214. static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
  1215. 2, 2);
  1216. static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
  1217. set_temp, 2, 3);
  1218. static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
  1219. static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
  1220. static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
  1221. static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
  1222. char *buf)
  1223. {
  1224. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1225. int nr = sensor_attr->index;
  1226. struct it87_data *data = it87_update_device(dev);
  1227. u8 reg = data->sensor; /* In case value is updated while used */
  1228. u8 extra = data->extra;
  1229. if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
  1230. (has_temp_old_peci(data, nr) && (extra & 0x80)))
  1231. return sprintf(buf, "6\n"); /* Intel PECI */
  1232. if (reg & (1 << nr))
  1233. return sprintf(buf, "3\n"); /* thermal diode */
  1234. if (reg & (8 << nr))
  1235. return sprintf(buf, "4\n"); /* thermistor */
  1236. return sprintf(buf, "0\n"); /* disabled */
  1237. }
  1238. static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
  1239. const char *buf, size_t count)
  1240. {
  1241. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1242. int nr = sensor_attr->index;
  1243. struct it87_data *data = dev_get_drvdata(dev);
  1244. long val;
  1245. u8 reg, extra;
  1246. if (kstrtol(buf, 10, &val) < 0)
  1247. return -EINVAL;
  1248. reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
  1249. reg &= ~(1 << nr);
  1250. reg &= ~(8 << nr);
  1251. if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
  1252. reg &= 0x3f;
  1253. extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
  1254. if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
  1255. extra &= 0x7f;
  1256. if (val == 2) { /* backwards compatibility */
  1257. dev_warn(dev,
  1258. "Sensor type 2 is deprecated, please use 4 instead\n");
  1259. val = 4;
  1260. }
  1261. /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
  1262. if (val == 3)
  1263. reg |= 1 << nr;
  1264. else if (val == 4)
  1265. reg |= 8 << nr;
  1266. else if (has_temp_peci(data, nr) && val == 6)
  1267. reg |= (nr + 1) << 6;
  1268. else if (has_temp_old_peci(data, nr) && val == 6)
  1269. extra |= 0x80;
  1270. else if (val != 0)
  1271. return -EINVAL;
  1272. mutex_lock(&data->update_lock);
  1273. data->sensor = reg;
  1274. data->extra = extra;
  1275. it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
  1276. if (has_temp_old_peci(data, nr))
  1277. it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
  1278. data->valid = 0; /* Force cache refresh */
  1279. mutex_unlock(&data->update_lock);
  1280. return count;
  1281. }
  1282. static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
  1283. set_temp_type, 0);
  1284. static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
  1285. set_temp_type, 1);
  1286. static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
  1287. set_temp_type, 2);
  1288. /* 6 Fans */
  1289. static int pwm_mode(const struct it87_data *data, int nr)
  1290. {
  1291. if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
  1292. return 0; /* Full speed */
  1293. if (data->pwm_ctrl[nr] & 0x80)
  1294. return 2; /* Automatic mode */
  1295. if ((data->type == it8603 || nr >= 3) &&
  1296. data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
  1297. return 0; /* Full speed */
  1298. return 1; /* Manual mode */
  1299. }
  1300. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  1301. char *buf)
  1302. {
  1303. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1304. int nr = sattr->nr;
  1305. int index = sattr->index;
  1306. int speed;
  1307. struct it87_data *data = it87_update_device(dev);
  1308. speed = has_16bit_fans(data) ?
  1309. FAN16_FROM_REG(data->fan[nr][index]) :
  1310. FAN_FROM_REG(data->fan[nr][index],
  1311. DIV_FROM_REG(data->fan_div[nr]));
  1312. return sprintf(buf, "%d\n", speed);
  1313. }
  1314. static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
  1315. char *buf)
  1316. {
  1317. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1318. struct it87_data *data = it87_update_device(dev);
  1319. int nr = sensor_attr->index;
  1320. return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
  1321. }
  1322. static ssize_t show_pwm_enable(struct device *dev,
  1323. struct device_attribute *attr, char *buf)
  1324. {
  1325. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1326. struct it87_data *data = it87_update_device(dev);
  1327. int nr = sensor_attr->index;
  1328. return sprintf(buf, "%d\n", pwm_mode(data, nr));
  1329. }
  1330. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  1331. char *buf)
  1332. {
  1333. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1334. struct it87_data *data = it87_update_device(dev);
  1335. int nr = sensor_attr->index;
  1336. return sprintf(buf, "%d\n",
  1337. pwm_from_reg(data, data->pwm_duty[nr]));
  1338. }
  1339. static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
  1340. char *buf)
  1341. {
  1342. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1343. struct it87_data *data = it87_update_device(dev);
  1344. int nr = sensor_attr->index;
  1345. unsigned int freq;
  1346. int index;
  1347. if (has_pwm_freq2(data) && nr == 1)
  1348. index = (data->extra >> 4) & 0x07;
  1349. else
  1350. index = (data->fan_ctl >> 4) & 0x07;
  1351. freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
  1352. return sprintf(buf, "%u\n", freq);
  1353. }
  1354. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  1355. const char *buf, size_t count)
  1356. {
  1357. struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
  1358. int nr = sattr->nr;
  1359. int index = sattr->index;
  1360. struct it87_data *data = dev_get_drvdata(dev);
  1361. long val;
  1362. u8 reg;
  1363. if (kstrtol(buf, 10, &val) < 0)
  1364. return -EINVAL;
  1365. mutex_lock(&data->update_lock);
  1366. if (has_16bit_fans(data)) {
  1367. data->fan[nr][index] = FAN16_TO_REG(val);
  1368. it87_write_value(data, IT87_REG_FAN_MIN[nr],
  1369. data->fan[nr][index] & 0xff);
  1370. it87_write_value(data, IT87_REG_FANX_MIN[nr],
  1371. data->fan[nr][index] >> 8);
  1372. } else {
  1373. reg = it87_read_value(data, IT87_REG_FAN_DIV);
  1374. switch (nr) {
  1375. case 0:
  1376. data->fan_div[nr] = reg & 0x07;
  1377. break;
  1378. case 1:
  1379. data->fan_div[nr] = (reg >> 3) & 0x07;
  1380. break;
  1381. case 2:
  1382. data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
  1383. break;
  1384. }
  1385. data->fan[nr][index] =
  1386. FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
  1387. it87_write_value(data, IT87_REG_FAN_MIN[nr],
  1388. data->fan[nr][index]);
  1389. }
  1390. mutex_unlock(&data->update_lock);
  1391. return count;
  1392. }
  1393. static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
  1394. const char *buf, size_t count)
  1395. {
  1396. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1397. struct it87_data *data = dev_get_drvdata(dev);
  1398. int nr = sensor_attr->index;
  1399. unsigned long val;
  1400. int min;
  1401. u8 old;
  1402. if (kstrtoul(buf, 10, &val) < 0)
  1403. return -EINVAL;
  1404. mutex_lock(&data->update_lock);
  1405. old = it87_read_value(data, IT87_REG_FAN_DIV);
  1406. /* Save fan min limit */
  1407. min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
  1408. switch (nr) {
  1409. case 0:
  1410. case 1:
  1411. data->fan_div[nr] = DIV_TO_REG(val);
  1412. break;
  1413. case 2:
  1414. if (val < 8)
  1415. data->fan_div[nr] = 1;
  1416. else
  1417. data->fan_div[nr] = 3;
  1418. }
  1419. val = old & 0x80;
  1420. val |= (data->fan_div[0] & 0x07);
  1421. val |= (data->fan_div[1] & 0x07) << 3;
  1422. if (data->fan_div[2] == 3)
  1423. val |= 0x1 << 6;
  1424. it87_write_value(data, IT87_REG_FAN_DIV, val);
  1425. /* Restore fan min limit */
  1426. data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
  1427. it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
  1428. mutex_unlock(&data->update_lock);
  1429. return count;
  1430. }
  1431. /* Returns 0 if OK, -EINVAL otherwise */
  1432. static int check_trip_points(struct device *dev, int nr)
  1433. {
  1434. const struct it87_data *data = dev_get_drvdata(dev);
  1435. int i, err = 0;
  1436. if (has_old_autopwm(data)) {
  1437. for (i = 0; i < 3; i++) {
  1438. if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
  1439. err = -EINVAL;
  1440. }
  1441. for (i = 0; i < 2; i++) {
  1442. if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
  1443. err = -EINVAL;
  1444. }
  1445. } else if (has_newer_autopwm(data)) {
  1446. for (i = 1; i < 3; i++) {
  1447. if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
  1448. err = -EINVAL;
  1449. }
  1450. }
  1451. if (err) {
  1452. dev_err(dev,
  1453. "Inconsistent trip points, not switching to automatic mode\n");
  1454. dev_err(dev, "Adjust the trip points and try again\n");
  1455. }
  1456. return err;
  1457. }
  1458. static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
  1459. const char *buf, size_t count)
  1460. {
  1461. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1462. struct it87_data *data = dev_get_drvdata(dev);
  1463. int nr = sensor_attr->index;
  1464. long val;
  1465. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
  1466. return -EINVAL;
  1467. /* Check trip points before switching to automatic mode */
  1468. if (val == 2) {
  1469. if (check_trip_points(dev, nr) < 0)
  1470. return -EINVAL;
  1471. }
  1472. mutex_lock(&data->update_lock);
  1473. if (val == 0) {
  1474. if (nr < 3 && data->type != it8603) {
  1475. int tmp;
  1476. /* make sure the fan is on when in on/off mode */
  1477. tmp = it87_read_value(data, IT87_REG_FAN_CTL);
  1478. it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
  1479. /* set on/off mode */
  1480. data->fan_main_ctrl &= ~BIT(nr);
  1481. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  1482. data->fan_main_ctrl);
  1483. } else {
  1484. u8 ctrl;
  1485. /* No on/off mode, set maximum pwm value */
  1486. data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
  1487. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  1488. data->pwm_duty[nr]);
  1489. /* and set manual mode */
  1490. if (has_newer_autopwm(data)) {
  1491. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  1492. data->pwm_temp_map[nr];
  1493. } else {
  1494. ctrl = data->pwm_duty[nr];
  1495. }
  1496. data->pwm_ctrl[nr] = ctrl;
  1497. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  1498. }
  1499. } else {
  1500. u8 ctrl;
  1501. if (has_newer_autopwm(data)) {
  1502. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  1503. data->pwm_temp_map[nr];
  1504. if (val != 1)
  1505. ctrl |= 0x80;
  1506. } else {
  1507. ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
  1508. }
  1509. data->pwm_ctrl[nr] = ctrl;
  1510. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  1511. if (data->type != it8603 && nr < 3) {
  1512. /* set SmartGuardian mode */
  1513. data->fan_main_ctrl |= BIT(nr);
  1514. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  1515. data->fan_main_ctrl);
  1516. }
  1517. }
  1518. mutex_unlock(&data->update_lock);
  1519. return count;
  1520. }
  1521. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1522. const char *buf, size_t count)
  1523. {
  1524. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1525. struct it87_data *data = dev_get_drvdata(dev);
  1526. int nr = sensor_attr->index;
  1527. long val;
  1528. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
  1529. return -EINVAL;
  1530. mutex_lock(&data->update_lock);
  1531. it87_update_pwm_ctrl(data, nr);
  1532. if (has_newer_autopwm(data)) {
  1533. /*
  1534. * If we are in automatic mode, the PWM duty cycle register
  1535. * is read-only so we can't write the value.
  1536. */
  1537. if (data->pwm_ctrl[nr] & 0x80) {
  1538. mutex_unlock(&data->update_lock);
  1539. return -EBUSY;
  1540. }
  1541. data->pwm_duty[nr] = pwm_to_reg(data, val);
  1542. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  1543. data->pwm_duty[nr]);
  1544. } else {
  1545. data->pwm_duty[nr] = pwm_to_reg(data, val);
  1546. /*
  1547. * If we are in manual mode, write the duty cycle immediately;
  1548. * otherwise, just store it for later use.
  1549. */
  1550. if (!(data->pwm_ctrl[nr] & 0x80)) {
  1551. data->pwm_ctrl[nr] = data->pwm_duty[nr];
  1552. it87_write_value(data, IT87_REG_PWM[nr],
  1553. data->pwm_ctrl[nr]);
  1554. }
  1555. }
  1556. mutex_unlock(&data->update_lock);
  1557. return count;
  1558. }
  1559. static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
  1560. const char *buf, size_t count)
  1561. {
  1562. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1563. struct it87_data *data = dev_get_drvdata(dev);
  1564. int nr = sensor_attr->index;
  1565. unsigned long val;
  1566. int i;
  1567. if (kstrtoul(buf, 10, &val) < 0)
  1568. return -EINVAL;
  1569. val = clamp_val(val, 0, 1000000);
  1570. val *= has_newer_autopwm(data) ? 256 : 128;
  1571. /* Search for the nearest available frequency */
  1572. for (i = 0; i < 7; i++) {
  1573. if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
  1574. break;
  1575. }
  1576. mutex_lock(&data->update_lock);
  1577. if (nr == 0) {
  1578. data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
  1579. data->fan_ctl |= i << 4;
  1580. it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
  1581. } else {
  1582. data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
  1583. data->extra |= i << 4;
  1584. it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
  1585. }
  1586. mutex_unlock(&data->update_lock);
  1587. return count;
  1588. }
  1589. static ssize_t show_pwm_temp_map(struct device *dev,
  1590. struct device_attribute *attr, char *buf)
  1591. {
  1592. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1593. struct it87_data *data = it87_update_device(dev);
  1594. int nr = sensor_attr->index;
  1595. int map;
  1596. map = data->pwm_temp_map[nr];
  1597. if (map >= 3)
  1598. map = 0; /* Should never happen */
  1599. if (nr >= 3) /* pwm channels 3..6 map to temp4..6 */
  1600. map += 3;
  1601. return sprintf(buf, "%d\n", (int)BIT(map));
  1602. }
  1603. static ssize_t set_pwm_temp_map(struct device *dev,
  1604. struct device_attribute *attr, const char *buf,
  1605. size_t count)
  1606. {
  1607. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1608. struct it87_data *data = dev_get_drvdata(dev);
  1609. int nr = sensor_attr->index;
  1610. long val;
  1611. u8 reg;
  1612. if (kstrtol(buf, 10, &val) < 0)
  1613. return -EINVAL;
  1614. if (nr >= 3)
  1615. val -= 3;
  1616. switch (val) {
  1617. case BIT(0):
  1618. reg = 0x00;
  1619. break;
  1620. case BIT(1):
  1621. reg = 0x01;
  1622. break;
  1623. case BIT(2):
  1624. reg = 0x02;
  1625. break;
  1626. default:
  1627. return -EINVAL;
  1628. }
  1629. mutex_lock(&data->update_lock);
  1630. it87_update_pwm_ctrl(data, nr);
  1631. data->pwm_temp_map[nr] = reg;
  1632. /*
  1633. * If we are in automatic mode, write the temp mapping immediately;
  1634. * otherwise, just store it for later use.
  1635. */
  1636. if (data->pwm_ctrl[nr] & 0x80) {
  1637. data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
  1638. data->pwm_temp_map[nr];
  1639. it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
  1640. }
  1641. mutex_unlock(&data->update_lock);
  1642. return count;
  1643. }
  1644. static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
  1645. char *buf)
  1646. {
  1647. struct it87_data *data = it87_update_device(dev);
  1648. struct sensor_device_attribute_2 *sensor_attr =
  1649. to_sensor_dev_attr_2(attr);
  1650. int nr = sensor_attr->nr;
  1651. int point = sensor_attr->index;
  1652. return sprintf(buf, "%d\n",
  1653. pwm_from_reg(data, data->auto_pwm[nr][point]));
  1654. }
  1655. static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
  1656. const char *buf, size_t count)
  1657. {
  1658. struct it87_data *data = dev_get_drvdata(dev);
  1659. struct sensor_device_attribute_2 *sensor_attr =
  1660. to_sensor_dev_attr_2(attr);
  1661. int nr = sensor_attr->nr;
  1662. int point = sensor_attr->index;
  1663. int regaddr;
  1664. long val;
  1665. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
  1666. return -EINVAL;
  1667. mutex_lock(&data->update_lock);
  1668. data->auto_pwm[nr][point] = pwm_to_reg(data, val);
  1669. if (has_newer_autopwm(data))
  1670. regaddr = IT87_REG_AUTO_TEMP(nr, 3);
  1671. else
  1672. regaddr = IT87_REG_AUTO_PWM(nr, point);
  1673. it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
  1674. mutex_unlock(&data->update_lock);
  1675. return count;
  1676. }
  1677. static ssize_t show_auto_pwm_slope(struct device *dev,
  1678. struct device_attribute *attr, char *buf)
  1679. {
  1680. struct it87_data *data = it87_update_device(dev);
  1681. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1682. int nr = sensor_attr->index;
  1683. return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
  1684. }
  1685. static ssize_t set_auto_pwm_slope(struct device *dev,
  1686. struct device_attribute *attr,
  1687. const char *buf, size_t count)
  1688. {
  1689. struct it87_data *data = dev_get_drvdata(dev);
  1690. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1691. int nr = sensor_attr->index;
  1692. unsigned long val;
  1693. if (kstrtoul(buf, 10, &val) < 0 || val > 127)
  1694. return -EINVAL;
  1695. mutex_lock(&data->update_lock);
  1696. data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
  1697. it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
  1698. data->auto_pwm[nr][1]);
  1699. mutex_unlock(&data->update_lock);
  1700. return count;
  1701. }
  1702. static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
  1703. char *buf)
  1704. {
  1705. struct it87_data *data = it87_update_device(dev);
  1706. struct sensor_device_attribute_2 *sensor_attr =
  1707. to_sensor_dev_attr_2(attr);
  1708. int nr = sensor_attr->nr;
  1709. int point = sensor_attr->index;
  1710. int reg;
  1711. if (has_old_autopwm(data) || point)
  1712. reg = data->auto_temp[nr][point];
  1713. else
  1714. reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
  1715. return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
  1716. }
  1717. static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
  1718. const char *buf, size_t count)
  1719. {
  1720. struct it87_data *data = dev_get_drvdata(dev);
  1721. struct sensor_device_attribute_2 *sensor_attr =
  1722. to_sensor_dev_attr_2(attr);
  1723. int nr = sensor_attr->nr;
  1724. int point = sensor_attr->index;
  1725. long val;
  1726. int reg;
  1727. if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
  1728. return -EINVAL;
  1729. mutex_lock(&data->update_lock);
  1730. if (has_newer_autopwm(data) && !point) {
  1731. reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
  1732. reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
  1733. data->auto_temp[nr][0] = reg;
  1734. it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
  1735. } else {
  1736. reg = TEMP_TO_REG(val);
  1737. data->auto_temp[nr][point] = reg;
  1738. if (has_newer_autopwm(data))
  1739. point--;
  1740. it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
  1741. }
  1742. mutex_unlock(&data->update_lock);
  1743. return count;
  1744. }
  1745. static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
  1746. static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1747. 0, 1);
  1748. static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
  1749. set_fan_div, 0);
  1750. static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
  1751. static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1752. 1, 1);
  1753. static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
  1754. set_fan_div, 1);
  1755. static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
  1756. static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1757. 2, 1);
  1758. static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
  1759. set_fan_div, 2);
  1760. static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
  1761. static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1762. 3, 1);
  1763. static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
  1764. static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1765. 4, 1);
  1766. static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
  1767. static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
  1768. 5, 1);
  1769. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
  1770. show_pwm_enable, set_pwm_enable, 0);
  1771. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
  1772. static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
  1773. set_pwm_freq, 0);
  1774. static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
  1775. show_pwm_temp_map, set_pwm_temp_map, 0);
  1776. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
  1777. show_auto_pwm, set_auto_pwm, 0, 0);
  1778. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
  1779. show_auto_pwm, set_auto_pwm, 0, 1);
  1780. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
  1781. show_auto_pwm, set_auto_pwm, 0, 2);
  1782. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
  1783. show_auto_pwm, NULL, 0, 3);
  1784. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
  1785. show_auto_temp, set_auto_temp, 0, 1);
  1786. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1787. show_auto_temp, set_auto_temp, 0, 0);
  1788. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
  1789. show_auto_temp, set_auto_temp, 0, 2);
  1790. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
  1791. show_auto_temp, set_auto_temp, 0, 3);
  1792. static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
  1793. show_auto_temp, set_auto_temp, 0, 4);
  1794. static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
  1795. show_auto_pwm, set_auto_pwm, 0, 0);
  1796. static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
  1797. show_auto_pwm_slope, set_auto_pwm_slope, 0);
  1798. static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
  1799. show_pwm_enable, set_pwm_enable, 1);
  1800. static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
  1801. static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
  1802. static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
  1803. show_pwm_temp_map, set_pwm_temp_map, 1);
  1804. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
  1805. show_auto_pwm, set_auto_pwm, 1, 0);
  1806. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
  1807. show_auto_pwm, set_auto_pwm, 1, 1);
  1808. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
  1809. show_auto_pwm, set_auto_pwm, 1, 2);
  1810. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
  1811. show_auto_pwm, NULL, 1, 3);
  1812. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
  1813. show_auto_temp, set_auto_temp, 1, 1);
  1814. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1815. show_auto_temp, set_auto_temp, 1, 0);
  1816. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
  1817. show_auto_temp, set_auto_temp, 1, 2);
  1818. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
  1819. show_auto_temp, set_auto_temp, 1, 3);
  1820. static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
  1821. show_auto_temp, set_auto_temp, 1, 4);
  1822. static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
  1823. show_auto_pwm, set_auto_pwm, 1, 0);
  1824. static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
  1825. show_auto_pwm_slope, set_auto_pwm_slope, 1);
  1826. static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
  1827. show_pwm_enable, set_pwm_enable, 2);
  1828. static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
  1829. static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
  1830. static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
  1831. show_pwm_temp_map, set_pwm_temp_map, 2);
  1832. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
  1833. show_auto_pwm, set_auto_pwm, 2, 0);
  1834. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
  1835. show_auto_pwm, set_auto_pwm, 2, 1);
  1836. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
  1837. show_auto_pwm, set_auto_pwm, 2, 2);
  1838. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
  1839. show_auto_pwm, NULL, 2, 3);
  1840. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
  1841. show_auto_temp, set_auto_temp, 2, 1);
  1842. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1843. show_auto_temp, set_auto_temp, 2, 0);
  1844. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
  1845. show_auto_temp, set_auto_temp, 2, 2);
  1846. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
  1847. show_auto_temp, set_auto_temp, 2, 3);
  1848. static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
  1849. show_auto_temp, set_auto_temp, 2, 4);
  1850. static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
  1851. show_auto_pwm, set_auto_pwm, 2, 0);
  1852. static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
  1853. show_auto_pwm_slope, set_auto_pwm_slope, 2);
  1854. static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
  1855. show_pwm_enable, set_pwm_enable, 3);
  1856. static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
  1857. static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
  1858. static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
  1859. show_pwm_temp_map, set_pwm_temp_map, 3);
  1860. static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
  1861. show_auto_temp, set_auto_temp, 2, 1);
  1862. static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1863. show_auto_temp, set_auto_temp, 2, 0);
  1864. static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
  1865. show_auto_temp, set_auto_temp, 2, 2);
  1866. static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
  1867. show_auto_temp, set_auto_temp, 2, 3);
  1868. static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
  1869. show_auto_pwm, set_auto_pwm, 3, 0);
  1870. static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
  1871. show_auto_pwm_slope, set_auto_pwm_slope, 3);
  1872. static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
  1873. show_pwm_enable, set_pwm_enable, 4);
  1874. static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
  1875. static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
  1876. static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
  1877. show_pwm_temp_map, set_pwm_temp_map, 4);
  1878. static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
  1879. show_auto_temp, set_auto_temp, 2, 1);
  1880. static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1881. show_auto_temp, set_auto_temp, 2, 0);
  1882. static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
  1883. show_auto_temp, set_auto_temp, 2, 2);
  1884. static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
  1885. show_auto_temp, set_auto_temp, 2, 3);
  1886. static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
  1887. show_auto_pwm, set_auto_pwm, 4, 0);
  1888. static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
  1889. show_auto_pwm_slope, set_auto_pwm_slope, 4);
  1890. static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
  1891. show_pwm_enable, set_pwm_enable, 5);
  1892. static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
  1893. static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
  1894. static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
  1895. show_pwm_temp_map, set_pwm_temp_map, 5);
  1896. static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
  1897. show_auto_temp, set_auto_temp, 2, 1);
  1898. static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
  1899. show_auto_temp, set_auto_temp, 2, 0);
  1900. static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
  1901. show_auto_temp, set_auto_temp, 2, 2);
  1902. static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
  1903. show_auto_temp, set_auto_temp, 2, 3);
  1904. static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
  1905. show_auto_pwm, set_auto_pwm, 5, 0);
  1906. static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
  1907. show_auto_pwm_slope, set_auto_pwm_slope, 5);
  1908. /* Alarms */
  1909. static ssize_t alarms_show(struct device *dev, struct device_attribute *attr,
  1910. char *buf)
  1911. {
  1912. struct it87_data *data = it87_update_device(dev);
  1913. return sprintf(buf, "%u\n", data->alarms);
  1914. }
  1915. static DEVICE_ATTR_RO(alarms);
  1916. static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
  1917. char *buf)
  1918. {
  1919. struct it87_data *data = it87_update_device(dev);
  1920. int bitnr = to_sensor_dev_attr(attr)->index;
  1921. return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
  1922. }
  1923. static ssize_t clear_intrusion(struct device *dev,
  1924. struct device_attribute *attr, const char *buf,
  1925. size_t count)
  1926. {
  1927. struct it87_data *data = dev_get_drvdata(dev);
  1928. int config;
  1929. long val;
  1930. if (kstrtol(buf, 10, &val) < 0 || val != 0)
  1931. return -EINVAL;
  1932. mutex_lock(&data->update_lock);
  1933. config = it87_read_value(data, IT87_REG_CONFIG);
  1934. if (config < 0) {
  1935. count = config;
  1936. } else {
  1937. config |= BIT(5);
  1938. it87_write_value(data, IT87_REG_CONFIG, config);
  1939. /* Invalidate cache to force re-read */
  1940. data->valid = 0;
  1941. }
  1942. mutex_unlock(&data->update_lock);
  1943. return count;
  1944. }
  1945. static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
  1946. static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
  1947. static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
  1948. static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
  1949. static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
  1950. static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
  1951. static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
  1952. static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
  1953. static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
  1954. static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
  1955. static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
  1956. static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
  1957. static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
  1958. static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
  1959. static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
  1960. static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
  1961. static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
  1962. static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
  1963. show_alarm, clear_intrusion, 4);
  1964. static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
  1965. char *buf)
  1966. {
  1967. struct it87_data *data = it87_update_device(dev);
  1968. int bitnr = to_sensor_dev_attr(attr)->index;
  1969. return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
  1970. }
  1971. static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
  1972. const char *buf, size_t count)
  1973. {
  1974. int bitnr = to_sensor_dev_attr(attr)->index;
  1975. struct it87_data *data = dev_get_drvdata(dev);
  1976. long val;
  1977. if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
  1978. return -EINVAL;
  1979. mutex_lock(&data->update_lock);
  1980. data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
  1981. if (val)
  1982. data->beeps |= BIT(bitnr);
  1983. else
  1984. data->beeps &= ~BIT(bitnr);
  1985. it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
  1986. mutex_unlock(&data->update_lock);
  1987. return count;
  1988. }
  1989. static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
  1990. show_beep, set_beep, 1);
  1991. static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
  1992. static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
  1993. static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
  1994. static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
  1995. static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
  1996. static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
  1997. static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
  1998. /* fanX_beep writability is set later */
  1999. static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
  2000. static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
  2001. static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
  2002. static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
  2003. static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
  2004. static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
  2005. static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
  2006. show_beep, set_beep, 2);
  2007. static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
  2008. static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
  2009. static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
  2010. char *buf)
  2011. {
  2012. struct it87_data *data = dev_get_drvdata(dev);
  2013. return sprintf(buf, "%u\n", data->vrm);
  2014. }
  2015. static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
  2016. const char *buf, size_t count)
  2017. {
  2018. struct it87_data *data = dev_get_drvdata(dev);
  2019. unsigned long val;
  2020. if (kstrtoul(buf, 10, &val) < 0)
  2021. return -EINVAL;
  2022. data->vrm = val;
  2023. return count;
  2024. }
  2025. static DEVICE_ATTR_RW(vrm);
  2026. static ssize_t cpu0_vid_show(struct device *dev,
  2027. struct device_attribute *attr, char *buf)
  2028. {
  2029. struct it87_data *data = it87_update_device(dev);
  2030. return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
  2031. }
  2032. static DEVICE_ATTR_RO(cpu0_vid);
  2033. static ssize_t show_label(struct device *dev, struct device_attribute *attr,
  2034. char *buf)
  2035. {
  2036. static const char * const labels[] = {
  2037. "+5V",
  2038. "5VSB",
  2039. "Vbat",
  2040. "AVCC",
  2041. };
  2042. static const char * const labels_it8721[] = {
  2043. "+3.3V",
  2044. "3VSB",
  2045. "Vbat",
  2046. "+3.3V",
  2047. };
  2048. struct it87_data *data = dev_get_drvdata(dev);
  2049. int nr = to_sensor_dev_attr(attr)->index;
  2050. const char *label;
  2051. if (has_vin3_5v(data) && nr == 0)
  2052. label = labels[0];
  2053. else if (has_12mv_adc(data) || has_10_9mv_adc(data))
  2054. label = labels_it8721[nr];
  2055. else
  2056. label = labels[nr];
  2057. return sprintf(buf, "%s\n", label);
  2058. }
  2059. static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
  2060. static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
  2061. static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
  2062. /* AVCC3 */
  2063. static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 3);
  2064. static umode_t it87_in_is_visible(struct kobject *kobj,
  2065. struct attribute *attr, int index)
  2066. {
  2067. struct device *dev = kobj_to_dev(kobj);
  2068. struct it87_data *data = dev_get_drvdata(dev);
  2069. int i = index / 5; /* voltage index */
  2070. int a = index % 5; /* attribute index */
  2071. if (index >= 40) { /* in8 and higher only have input attributes */
  2072. i = index - 40 + 8;
  2073. a = 0;
  2074. }
  2075. if (!(data->has_in & BIT(i)))
  2076. return 0;
  2077. if (a == 4 && !data->has_beep)
  2078. return 0;
  2079. return attr->mode;
  2080. }
  2081. static struct attribute *it87_attributes_in[] = {
  2082. &sensor_dev_attr_in0_input.dev_attr.attr,
  2083. &sensor_dev_attr_in0_min.dev_attr.attr,
  2084. &sensor_dev_attr_in0_max.dev_attr.attr,
  2085. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  2086. &sensor_dev_attr_in0_beep.dev_attr.attr, /* 4 */
  2087. &sensor_dev_attr_in1_input.dev_attr.attr,
  2088. &sensor_dev_attr_in1_min.dev_attr.attr,
  2089. &sensor_dev_attr_in1_max.dev_attr.attr,
  2090. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  2091. &sensor_dev_attr_in1_beep.dev_attr.attr, /* 9 */
  2092. &sensor_dev_attr_in2_input.dev_attr.attr,
  2093. &sensor_dev_attr_in2_min.dev_attr.attr,
  2094. &sensor_dev_attr_in2_max.dev_attr.attr,
  2095. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  2096. &sensor_dev_attr_in2_beep.dev_attr.attr, /* 14 */
  2097. &sensor_dev_attr_in3_input.dev_attr.attr,
  2098. &sensor_dev_attr_in3_min.dev_attr.attr,
  2099. &sensor_dev_attr_in3_max.dev_attr.attr,
  2100. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  2101. &sensor_dev_attr_in3_beep.dev_attr.attr, /* 19 */
  2102. &sensor_dev_attr_in4_input.dev_attr.attr,
  2103. &sensor_dev_attr_in4_min.dev_attr.attr,
  2104. &sensor_dev_attr_in4_max.dev_attr.attr,
  2105. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  2106. &sensor_dev_attr_in4_beep.dev_attr.attr, /* 24 */
  2107. &sensor_dev_attr_in5_input.dev_attr.attr,
  2108. &sensor_dev_attr_in5_min.dev_attr.attr,
  2109. &sensor_dev_attr_in5_max.dev_attr.attr,
  2110. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  2111. &sensor_dev_attr_in5_beep.dev_attr.attr, /* 29 */
  2112. &sensor_dev_attr_in6_input.dev_attr.attr,
  2113. &sensor_dev_attr_in6_min.dev_attr.attr,
  2114. &sensor_dev_attr_in6_max.dev_attr.attr,
  2115. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  2116. &sensor_dev_attr_in6_beep.dev_attr.attr, /* 34 */
  2117. &sensor_dev_attr_in7_input.dev_attr.attr,
  2118. &sensor_dev_attr_in7_min.dev_attr.attr,
  2119. &sensor_dev_attr_in7_max.dev_attr.attr,
  2120. &sensor_dev_attr_in7_alarm.dev_attr.attr,
  2121. &sensor_dev_attr_in7_beep.dev_attr.attr, /* 39 */
  2122. &sensor_dev_attr_in8_input.dev_attr.attr, /* 40 */
  2123. &sensor_dev_attr_in9_input.dev_attr.attr,
  2124. &sensor_dev_attr_in10_input.dev_attr.attr,
  2125. &sensor_dev_attr_in11_input.dev_attr.attr,
  2126. &sensor_dev_attr_in12_input.dev_attr.attr,
  2127. NULL
  2128. };
  2129. static const struct attribute_group it87_group_in = {
  2130. .attrs = it87_attributes_in,
  2131. .is_visible = it87_in_is_visible,
  2132. };
  2133. static umode_t it87_temp_is_visible(struct kobject *kobj,
  2134. struct attribute *attr, int index)
  2135. {
  2136. struct device *dev = kobj_to_dev(kobj);
  2137. struct it87_data *data = dev_get_drvdata(dev);
  2138. int i = index / 7; /* temperature index */
  2139. int a = index % 7; /* attribute index */
  2140. if (index >= 21) {
  2141. i = index - 21 + 3;
  2142. a = 0;
  2143. }
  2144. if (!(data->has_temp & BIT(i)))
  2145. return 0;
  2146. if (a == 5 && !has_temp_offset(data))
  2147. return 0;
  2148. if (a == 6 && !data->has_beep)
  2149. return 0;
  2150. return attr->mode;
  2151. }
  2152. static struct attribute *it87_attributes_temp[] = {
  2153. &sensor_dev_attr_temp1_input.dev_attr.attr,
  2154. &sensor_dev_attr_temp1_max.dev_attr.attr,
  2155. &sensor_dev_attr_temp1_min.dev_attr.attr,
  2156. &sensor_dev_attr_temp1_type.dev_attr.attr,
  2157. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  2158. &sensor_dev_attr_temp1_offset.dev_attr.attr, /* 5 */
  2159. &sensor_dev_attr_temp1_beep.dev_attr.attr, /* 6 */
  2160. &sensor_dev_attr_temp2_input.dev_attr.attr, /* 7 */
  2161. &sensor_dev_attr_temp2_max.dev_attr.attr,
  2162. &sensor_dev_attr_temp2_min.dev_attr.attr,
  2163. &sensor_dev_attr_temp2_type.dev_attr.attr,
  2164. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  2165. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  2166. &sensor_dev_attr_temp2_beep.dev_attr.attr,
  2167. &sensor_dev_attr_temp3_input.dev_attr.attr, /* 14 */
  2168. &sensor_dev_attr_temp3_max.dev_attr.attr,
  2169. &sensor_dev_attr_temp3_min.dev_attr.attr,
  2170. &sensor_dev_attr_temp3_type.dev_attr.attr,
  2171. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  2172. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  2173. &sensor_dev_attr_temp3_beep.dev_attr.attr,
  2174. &sensor_dev_attr_temp4_input.dev_attr.attr, /* 21 */
  2175. &sensor_dev_attr_temp5_input.dev_attr.attr,
  2176. &sensor_dev_attr_temp6_input.dev_attr.attr,
  2177. NULL
  2178. };
  2179. static const struct attribute_group it87_group_temp = {
  2180. .attrs = it87_attributes_temp,
  2181. .is_visible = it87_temp_is_visible,
  2182. };
  2183. static umode_t it87_is_visible(struct kobject *kobj,
  2184. struct attribute *attr, int index)
  2185. {
  2186. struct device *dev = kobj_to_dev(kobj);
  2187. struct it87_data *data = dev_get_drvdata(dev);
  2188. if ((index == 2 || index == 3) && !data->has_vid)
  2189. return 0;
  2190. if (index > 3 && !(data->in_internal & BIT(index - 4)))
  2191. return 0;
  2192. return attr->mode;
  2193. }
  2194. static struct attribute *it87_attributes[] = {
  2195. &dev_attr_alarms.attr,
  2196. &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
  2197. &dev_attr_vrm.attr, /* 2 */
  2198. &dev_attr_cpu0_vid.attr, /* 3 */
  2199. &sensor_dev_attr_in3_label.dev_attr.attr, /* 4 .. 7 */
  2200. &sensor_dev_attr_in7_label.dev_attr.attr,
  2201. &sensor_dev_attr_in8_label.dev_attr.attr,
  2202. &sensor_dev_attr_in9_label.dev_attr.attr,
  2203. NULL
  2204. };
  2205. static const struct attribute_group it87_group = {
  2206. .attrs = it87_attributes,
  2207. .is_visible = it87_is_visible,
  2208. };
  2209. static umode_t it87_fan_is_visible(struct kobject *kobj,
  2210. struct attribute *attr, int index)
  2211. {
  2212. struct device *dev = kobj_to_dev(kobj);
  2213. struct it87_data *data = dev_get_drvdata(dev);
  2214. int i = index / 5; /* fan index */
  2215. int a = index % 5; /* attribute index */
  2216. if (index >= 15) { /* fan 4..6 don't have divisor attributes */
  2217. i = (index - 15) / 4 + 3;
  2218. a = (index - 15) % 4;
  2219. }
  2220. if (!(data->has_fan & BIT(i)))
  2221. return 0;
  2222. if (a == 3) { /* beep */
  2223. if (!data->has_beep)
  2224. return 0;
  2225. /* first fan beep attribute is writable */
  2226. if (i == __ffs(data->has_fan))
  2227. return attr->mode | S_IWUSR;
  2228. }
  2229. if (a == 4 && has_16bit_fans(data)) /* divisor */
  2230. return 0;
  2231. return attr->mode;
  2232. }
  2233. static struct attribute *it87_attributes_fan[] = {
  2234. &sensor_dev_attr_fan1_input.dev_attr.attr,
  2235. &sensor_dev_attr_fan1_min.dev_attr.attr,
  2236. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  2237. &sensor_dev_attr_fan1_beep.dev_attr.attr, /* 3 */
  2238. &sensor_dev_attr_fan1_div.dev_attr.attr, /* 4 */
  2239. &sensor_dev_attr_fan2_input.dev_attr.attr,
  2240. &sensor_dev_attr_fan2_min.dev_attr.attr,
  2241. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  2242. &sensor_dev_attr_fan2_beep.dev_attr.attr,
  2243. &sensor_dev_attr_fan2_div.dev_attr.attr, /* 9 */
  2244. &sensor_dev_attr_fan3_input.dev_attr.attr,
  2245. &sensor_dev_attr_fan3_min.dev_attr.attr,
  2246. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  2247. &sensor_dev_attr_fan3_beep.dev_attr.attr,
  2248. &sensor_dev_attr_fan3_div.dev_attr.attr, /* 14 */
  2249. &sensor_dev_attr_fan4_input.dev_attr.attr, /* 15 */
  2250. &sensor_dev_attr_fan4_min.dev_attr.attr,
  2251. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  2252. &sensor_dev_attr_fan4_beep.dev_attr.attr,
  2253. &sensor_dev_attr_fan5_input.dev_attr.attr, /* 19 */
  2254. &sensor_dev_attr_fan5_min.dev_attr.attr,
  2255. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  2256. &sensor_dev_attr_fan5_beep.dev_attr.attr,
  2257. &sensor_dev_attr_fan6_input.dev_attr.attr, /* 23 */
  2258. &sensor_dev_attr_fan6_min.dev_attr.attr,
  2259. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  2260. &sensor_dev_attr_fan6_beep.dev_attr.attr,
  2261. NULL
  2262. };
  2263. static const struct attribute_group it87_group_fan = {
  2264. .attrs = it87_attributes_fan,
  2265. .is_visible = it87_fan_is_visible,
  2266. };
  2267. static umode_t it87_pwm_is_visible(struct kobject *kobj,
  2268. struct attribute *attr, int index)
  2269. {
  2270. struct device *dev = kobj_to_dev(kobj);
  2271. struct it87_data *data = dev_get_drvdata(dev);
  2272. int i = index / 4; /* pwm index */
  2273. int a = index % 4; /* attribute index */
  2274. if (!(data->has_pwm & BIT(i)))
  2275. return 0;
  2276. /* pwmX_auto_channels_temp is only writable if auto pwm is supported */
  2277. if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
  2278. return attr->mode | S_IWUSR;
  2279. /* pwm2_freq is writable if there are two pwm frequency selects */
  2280. if (has_pwm_freq2(data) && i == 1 && a == 2)
  2281. return attr->mode | S_IWUSR;
  2282. return attr->mode;
  2283. }
  2284. static struct attribute *it87_attributes_pwm[] = {
  2285. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  2286. &sensor_dev_attr_pwm1.dev_attr.attr,
  2287. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  2288. &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
  2289. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  2290. &sensor_dev_attr_pwm2.dev_attr.attr,
  2291. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  2292. &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
  2293. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  2294. &sensor_dev_attr_pwm3.dev_attr.attr,
  2295. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  2296. &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
  2297. &sensor_dev_attr_pwm4_enable.dev_attr.attr,
  2298. &sensor_dev_attr_pwm4.dev_attr.attr,
  2299. &sensor_dev_attr_pwm4_freq.dev_attr.attr,
  2300. &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
  2301. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  2302. &sensor_dev_attr_pwm5.dev_attr.attr,
  2303. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  2304. &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
  2305. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  2306. &sensor_dev_attr_pwm6.dev_attr.attr,
  2307. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  2308. &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
  2309. NULL
  2310. };
  2311. static const struct attribute_group it87_group_pwm = {
  2312. .attrs = it87_attributes_pwm,
  2313. .is_visible = it87_pwm_is_visible,
  2314. };
  2315. static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
  2316. struct attribute *attr, int index)
  2317. {
  2318. struct device *dev = kobj_to_dev(kobj);
  2319. struct it87_data *data = dev_get_drvdata(dev);
  2320. int i = index / 11; /* pwm index */
  2321. int a = index % 11; /* attribute index */
  2322. if (index >= 33) { /* pwm 4..6 */
  2323. i = (index - 33) / 6 + 3;
  2324. a = (index - 33) % 6 + 4;
  2325. }
  2326. if (!(data->has_pwm & BIT(i)))
  2327. return 0;
  2328. if (has_newer_autopwm(data)) {
  2329. if (a < 4) /* no auto point pwm */
  2330. return 0;
  2331. if (a == 8) /* no auto_point4 */
  2332. return 0;
  2333. }
  2334. if (has_old_autopwm(data)) {
  2335. if (a >= 9) /* no pwm_auto_start, pwm_auto_slope */
  2336. return 0;
  2337. }
  2338. return attr->mode;
  2339. }
  2340. static struct attribute *it87_attributes_auto_pwm[] = {
  2341. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  2342. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  2343. &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
  2344. &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
  2345. &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
  2346. &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
  2347. &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
  2348. &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
  2349. &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
  2350. &sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
  2351. &sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
  2352. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr, /* 11 */
  2353. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  2354. &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
  2355. &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
  2356. &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
  2357. &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
  2358. &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
  2359. &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
  2360. &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
  2361. &sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
  2362. &sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
  2363. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr, /* 22 */
  2364. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  2365. &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
  2366. &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
  2367. &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
  2368. &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
  2369. &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
  2370. &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
  2371. &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
  2372. &sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
  2373. &sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
  2374. &sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr, /* 33 */
  2375. &sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
  2376. &sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
  2377. &sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
  2378. &sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
  2379. &sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
  2380. &sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
  2381. &sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
  2382. &sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
  2383. &sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
  2384. &sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
  2385. &sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
  2386. &sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
  2387. &sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
  2388. &sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
  2389. &sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
  2390. &sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
  2391. &sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
  2392. NULL,
  2393. };
  2394. static const struct attribute_group it87_group_auto_pwm = {
  2395. .attrs = it87_attributes_auto_pwm,
  2396. .is_visible = it87_auto_pwm_is_visible,
  2397. };
  2398. /* SuperIO detection - will change isa_address if a chip is found */
  2399. static int __init it87_find(int sioaddr, unsigned short *address,
  2400. struct it87_sio_data *sio_data)
  2401. {
  2402. int err;
  2403. u16 chip_type;
  2404. const char *board_vendor, *board_name;
  2405. const struct it87_devices *config;
  2406. err = superio_enter(sioaddr);
  2407. if (err)
  2408. return err;
  2409. err = -ENODEV;
  2410. chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
  2411. switch (chip_type) {
  2412. case IT8705F_DEVID:
  2413. sio_data->type = it87;
  2414. break;
  2415. case IT8712F_DEVID:
  2416. sio_data->type = it8712;
  2417. break;
  2418. case IT8716F_DEVID:
  2419. case IT8726F_DEVID:
  2420. sio_data->type = it8716;
  2421. break;
  2422. case IT8718F_DEVID:
  2423. sio_data->type = it8718;
  2424. break;
  2425. case IT8720F_DEVID:
  2426. sio_data->type = it8720;
  2427. break;
  2428. case IT8721F_DEVID:
  2429. sio_data->type = it8721;
  2430. break;
  2431. case IT8728F_DEVID:
  2432. sio_data->type = it8728;
  2433. break;
  2434. case IT8732F_DEVID:
  2435. sio_data->type = it8732;
  2436. break;
  2437. case IT8792E_DEVID:
  2438. sio_data->type = it8792;
  2439. break;
  2440. case IT8771E_DEVID:
  2441. sio_data->type = it8771;
  2442. break;
  2443. case IT8772E_DEVID:
  2444. sio_data->type = it8772;
  2445. break;
  2446. case IT8781F_DEVID:
  2447. sio_data->type = it8781;
  2448. break;
  2449. case IT8782F_DEVID:
  2450. sio_data->type = it8782;
  2451. break;
  2452. case IT8783E_DEVID:
  2453. sio_data->type = it8783;
  2454. break;
  2455. case IT8786E_DEVID:
  2456. sio_data->type = it8786;
  2457. break;
  2458. case IT8790E_DEVID:
  2459. sio_data->type = it8790;
  2460. break;
  2461. case IT8603E_DEVID:
  2462. case IT8623E_DEVID:
  2463. sio_data->type = it8603;
  2464. break;
  2465. case IT8620E_DEVID:
  2466. sio_data->type = it8620;
  2467. break;
  2468. case IT8622E_DEVID:
  2469. sio_data->type = it8622;
  2470. break;
  2471. case IT8628E_DEVID:
  2472. sio_data->type = it8628;
  2473. break;
  2474. case 0xffff: /* No device at all */
  2475. goto exit;
  2476. default:
  2477. pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
  2478. goto exit;
  2479. }
  2480. superio_select(sioaddr, PME);
  2481. if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
  2482. pr_info("Device not activated, skipping\n");
  2483. goto exit;
  2484. }
  2485. *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
  2486. if (*address == 0) {
  2487. pr_info("Base address not set, skipping\n");
  2488. goto exit;
  2489. }
  2490. err = 0;
  2491. sio_data->sioaddr = sioaddr;
  2492. sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
  2493. pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
  2494. it87_devices[sio_data->type].suffix,
  2495. *address, sio_data->revision);
  2496. config = &it87_devices[sio_data->type];
  2497. /* in7 (VSB or VCCH5V) is always internal on some chips */
  2498. if (has_in7_internal(config))
  2499. sio_data->internal |= BIT(1);
  2500. /* in8 (Vbat) is always internal */
  2501. sio_data->internal |= BIT(2);
  2502. /* in9 (AVCC3), always internal if supported */
  2503. if (has_avcc3(config))
  2504. sio_data->internal |= BIT(3); /* in9 is AVCC */
  2505. else
  2506. sio_data->skip_in |= BIT(9);
  2507. if (!has_five_pwm(config))
  2508. sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
  2509. else if (!has_six_pwm(config))
  2510. sio_data->skip_pwm |= BIT(5);
  2511. if (!has_vid(config))
  2512. sio_data->skip_vid = 1;
  2513. /* Read GPIO config and VID value from LDN 7 (GPIO) */
  2514. if (sio_data->type == it87) {
  2515. /* The IT8705F has a different LD number for GPIO */
  2516. superio_select(sioaddr, 5);
  2517. sio_data->beep_pin = superio_inb(sioaddr,
  2518. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2519. } else if (sio_data->type == it8783) {
  2520. int reg25, reg27, reg2a, reg2c, regef;
  2521. superio_select(sioaddr, GPIO);
  2522. reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
  2523. reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
  2524. reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
  2525. reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
  2526. regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
  2527. /* Check if fan3 is there or not */
  2528. if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
  2529. sio_data->skip_fan |= BIT(2);
  2530. if ((reg25 & BIT(4)) ||
  2531. (!(reg2a & BIT(1)) && (regef & BIT(0))))
  2532. sio_data->skip_pwm |= BIT(2);
  2533. /* Check if fan2 is there or not */
  2534. if (reg27 & BIT(7))
  2535. sio_data->skip_fan |= BIT(1);
  2536. if (reg27 & BIT(3))
  2537. sio_data->skip_pwm |= BIT(1);
  2538. /* VIN5 */
  2539. if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
  2540. sio_data->skip_in |= BIT(5); /* No VIN5 */
  2541. /* VIN6 */
  2542. if (reg27 & BIT(1))
  2543. sio_data->skip_in |= BIT(6); /* No VIN6 */
  2544. /*
  2545. * VIN7
  2546. * Does not depend on bit 2 of Reg2C, contrary to datasheet.
  2547. */
  2548. if (reg27 & BIT(2)) {
  2549. /*
  2550. * The data sheet is a bit unclear regarding the
  2551. * internal voltage divider for VCCH5V. It says
  2552. * "This bit enables and switches VIN7 (pin 91) to the
  2553. * internal voltage divider for VCCH5V".
  2554. * This is different to other chips, where the internal
  2555. * voltage divider would connect VIN7 to an internal
  2556. * voltage source. Maybe that is the case here as well.
  2557. *
  2558. * Since we don't know for sure, re-route it if that is
  2559. * not the case, and ask the user to report if the
  2560. * resulting voltage is sane.
  2561. */
  2562. if (!(reg2c & BIT(1))) {
  2563. reg2c |= BIT(1);
  2564. superio_outb(sioaddr, IT87_SIO_PINX2_REG,
  2565. reg2c);
  2566. sio_data->need_in7_reroute = true;
  2567. pr_notice("Routing internal VCCH5V to in7.\n");
  2568. }
  2569. pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
  2570. pr_notice("Please report if it displays a reasonable voltage.\n");
  2571. }
  2572. if (reg2c & BIT(0))
  2573. sio_data->internal |= BIT(0);
  2574. if (reg2c & BIT(1))
  2575. sio_data->internal |= BIT(1);
  2576. sio_data->beep_pin = superio_inb(sioaddr,
  2577. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2578. } else if (sio_data->type == it8603) {
  2579. int reg27, reg29;
  2580. superio_select(sioaddr, GPIO);
  2581. reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
  2582. /* Check if fan3 is there or not */
  2583. if (reg27 & BIT(6))
  2584. sio_data->skip_pwm |= BIT(2);
  2585. if (reg27 & BIT(7))
  2586. sio_data->skip_fan |= BIT(2);
  2587. /* Check if fan2 is there or not */
  2588. reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
  2589. if (reg29 & BIT(1))
  2590. sio_data->skip_pwm |= BIT(1);
  2591. if (reg29 & BIT(2))
  2592. sio_data->skip_fan |= BIT(1);
  2593. sio_data->skip_in |= BIT(5); /* No VIN5 */
  2594. sio_data->skip_in |= BIT(6); /* No VIN6 */
  2595. sio_data->beep_pin = superio_inb(sioaddr,
  2596. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2597. } else if (sio_data->type == it8620 || sio_data->type == it8628) {
  2598. int reg;
  2599. superio_select(sioaddr, GPIO);
  2600. /* Check for pwm5 */
  2601. reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
  2602. if (reg & BIT(6))
  2603. sio_data->skip_pwm |= BIT(4);
  2604. /* Check for fan4, fan5 */
  2605. reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
  2606. if (!(reg & BIT(5)))
  2607. sio_data->skip_fan |= BIT(3);
  2608. if (!(reg & BIT(4)))
  2609. sio_data->skip_fan |= BIT(4);
  2610. /* Check for pwm3, fan3 */
  2611. reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
  2612. if (reg & BIT(6))
  2613. sio_data->skip_pwm |= BIT(2);
  2614. if (reg & BIT(7))
  2615. sio_data->skip_fan |= BIT(2);
  2616. /* Check for pwm4 */
  2617. reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
  2618. if (reg & BIT(2))
  2619. sio_data->skip_pwm |= BIT(3);
  2620. /* Check for pwm2, fan2 */
  2621. reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
  2622. if (reg & BIT(1))
  2623. sio_data->skip_pwm |= BIT(1);
  2624. if (reg & BIT(2))
  2625. sio_data->skip_fan |= BIT(1);
  2626. /* Check for pwm6, fan6 */
  2627. if (!(reg & BIT(7))) {
  2628. sio_data->skip_pwm |= BIT(5);
  2629. sio_data->skip_fan |= BIT(5);
  2630. }
  2631. /* Check if AVCC is on VIN3 */
  2632. reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
  2633. if (reg & BIT(0))
  2634. sio_data->internal |= BIT(0);
  2635. else
  2636. sio_data->skip_in |= BIT(9);
  2637. sio_data->beep_pin = superio_inb(sioaddr,
  2638. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2639. } else if (sio_data->type == it8622) {
  2640. int reg;
  2641. superio_select(sioaddr, GPIO);
  2642. /* Check for pwm4, fan4 */
  2643. reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
  2644. if (reg & BIT(6))
  2645. sio_data->skip_fan |= BIT(3);
  2646. if (reg & BIT(5))
  2647. sio_data->skip_pwm |= BIT(3);
  2648. /* Check for pwm3, fan3, pwm5, fan5 */
  2649. reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
  2650. if (reg & BIT(6))
  2651. sio_data->skip_pwm |= BIT(2);
  2652. if (reg & BIT(7))
  2653. sio_data->skip_fan |= BIT(2);
  2654. if (reg & BIT(3))
  2655. sio_data->skip_pwm |= BIT(4);
  2656. if (reg & BIT(1))
  2657. sio_data->skip_fan |= BIT(4);
  2658. /* Check for pwm2, fan2 */
  2659. reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
  2660. if (reg & BIT(1))
  2661. sio_data->skip_pwm |= BIT(1);
  2662. if (reg & BIT(2))
  2663. sio_data->skip_fan |= BIT(1);
  2664. /* Check for AVCC */
  2665. reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
  2666. if (!(reg & BIT(0)))
  2667. sio_data->skip_in |= BIT(9);
  2668. sio_data->beep_pin = superio_inb(sioaddr,
  2669. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2670. } else {
  2671. int reg;
  2672. bool uart6;
  2673. superio_select(sioaddr, GPIO);
  2674. /* Check for fan4, fan5 */
  2675. if (has_five_fans(config)) {
  2676. reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
  2677. switch (sio_data->type) {
  2678. case it8718:
  2679. if (reg & BIT(5))
  2680. sio_data->skip_fan |= BIT(3);
  2681. if (reg & BIT(4))
  2682. sio_data->skip_fan |= BIT(4);
  2683. break;
  2684. case it8720:
  2685. case it8721:
  2686. case it8728:
  2687. if (!(reg & BIT(5)))
  2688. sio_data->skip_fan |= BIT(3);
  2689. if (!(reg & BIT(4)))
  2690. sio_data->skip_fan |= BIT(4);
  2691. break;
  2692. default:
  2693. break;
  2694. }
  2695. }
  2696. reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
  2697. if (!sio_data->skip_vid) {
  2698. /* We need at least 4 VID pins */
  2699. if (reg & 0x0f) {
  2700. pr_info("VID is disabled (pins used for GPIO)\n");
  2701. sio_data->skip_vid = 1;
  2702. }
  2703. }
  2704. /* Check if fan3 is there or not */
  2705. if (reg & BIT(6))
  2706. sio_data->skip_pwm |= BIT(2);
  2707. if (reg & BIT(7))
  2708. sio_data->skip_fan |= BIT(2);
  2709. /* Check if fan2 is there or not */
  2710. reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
  2711. if (reg & BIT(1))
  2712. sio_data->skip_pwm |= BIT(1);
  2713. if (reg & BIT(2))
  2714. sio_data->skip_fan |= BIT(1);
  2715. if ((sio_data->type == it8718 || sio_data->type == it8720) &&
  2716. !(sio_data->skip_vid))
  2717. sio_data->vid_value = superio_inb(sioaddr,
  2718. IT87_SIO_VID_REG);
  2719. reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
  2720. uart6 = sio_data->type == it8782 && (reg & BIT(2));
  2721. /*
  2722. * The IT8720F has no VIN7 pin, so VCCH5V should always be
  2723. * routed internally to VIN7 with an internal divider.
  2724. * Curiously, there still is a configuration bit to control
  2725. * this, which means it can be set incorrectly. And even
  2726. * more curiously, many boards out there are improperly
  2727. * configured, even though the IT8720F datasheet claims
  2728. * that the internal routing of VCCH5V to VIN7 is the default
  2729. * setting. So we force the internal routing in this case.
  2730. *
  2731. * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
  2732. * If UART6 is enabled, re-route VIN7 to the internal divider
  2733. * if that is not already the case.
  2734. */
  2735. if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
  2736. reg |= BIT(1);
  2737. superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
  2738. sio_data->need_in7_reroute = true;
  2739. pr_notice("Routing internal VCCH5V to in7\n");
  2740. }
  2741. if (reg & BIT(0))
  2742. sio_data->internal |= BIT(0);
  2743. if (reg & BIT(1))
  2744. sio_data->internal |= BIT(1);
  2745. /*
  2746. * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
  2747. * While VIN7 can be routed to the internal voltage divider,
  2748. * VIN5 and VIN6 are not available if UART6 is enabled.
  2749. *
  2750. * Also, temp3 is not available if UART6 is enabled and TEMPIN3
  2751. * is the temperature source. Since we can not read the
  2752. * temperature source here, skip_temp is preliminary.
  2753. */
  2754. if (uart6) {
  2755. sio_data->skip_in |= BIT(5) | BIT(6);
  2756. sio_data->skip_temp |= BIT(2);
  2757. }
  2758. sio_data->beep_pin = superio_inb(sioaddr,
  2759. IT87_SIO_BEEP_PIN_REG) & 0x3f;
  2760. }
  2761. if (sio_data->beep_pin)
  2762. pr_info("Beeping is supported\n");
  2763. /* Disable specific features based on DMI strings */
  2764. board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
  2765. board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2766. if (board_vendor && board_name) {
  2767. if (strcmp(board_vendor, "nVIDIA") == 0 &&
  2768. strcmp(board_name, "FN68PT") == 0) {
  2769. /*
  2770. * On the Shuttle SN68PT, FAN_CTL2 is apparently not
  2771. * connected to a fan, but to something else. One user
  2772. * has reported instant system power-off when changing
  2773. * the PWM2 duty cycle, so we disable it.
  2774. * I use the board name string as the trigger in case
  2775. * the same board is ever used in other systems.
  2776. */
  2777. pr_info("Disabling pwm2 due to hardware constraints\n");
  2778. sio_data->skip_pwm = BIT(1);
  2779. }
  2780. }
  2781. exit:
  2782. superio_exit(sioaddr);
  2783. return err;
  2784. }
  2785. /*
  2786. * Some chips seem to have default value 0xff for all limit
  2787. * registers. For low voltage limits it makes no sense and triggers
  2788. * alarms, so change to 0 instead. For high temperature limits, it
  2789. * means -1 degree C, which surprisingly doesn't trigger an alarm,
  2790. * but is still confusing, so change to 127 degrees C.
  2791. */
  2792. static void it87_check_limit_regs(struct it87_data *data)
  2793. {
  2794. int i, reg;
  2795. for (i = 0; i < NUM_VIN_LIMIT; i++) {
  2796. reg = it87_read_value(data, IT87_REG_VIN_MIN(i));
  2797. if (reg == 0xff)
  2798. it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
  2799. }
  2800. for (i = 0; i < NUM_TEMP_LIMIT; i++) {
  2801. reg = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
  2802. if (reg == 0xff)
  2803. it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
  2804. }
  2805. }
  2806. /* Check if voltage monitors are reset manually or by some reason */
  2807. static void it87_check_voltage_monitors_reset(struct it87_data *data)
  2808. {
  2809. int reg;
  2810. reg = it87_read_value(data, IT87_REG_VIN_ENABLE);
  2811. if ((reg & 0xff) == 0) {
  2812. /* Enable all voltage monitors */
  2813. it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
  2814. }
  2815. }
  2816. /* Check if tachometers are reset manually or by some reason */
  2817. static void it87_check_tachometers_reset(struct platform_device *pdev)
  2818. {
  2819. struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
  2820. struct it87_data *data = platform_get_drvdata(pdev);
  2821. u8 mask, fan_main_ctrl;
  2822. mask = 0x70 & ~(sio_data->skip_fan << 4);
  2823. fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
  2824. if ((fan_main_ctrl & mask) == 0) {
  2825. /* Enable all fan tachometers */
  2826. fan_main_ctrl |= mask;
  2827. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  2828. fan_main_ctrl);
  2829. }
  2830. }
  2831. /* Set tachometers to 16-bit mode if needed */
  2832. static void it87_check_tachometers_16bit_mode(struct platform_device *pdev)
  2833. {
  2834. struct it87_data *data = platform_get_drvdata(pdev);
  2835. int reg;
  2836. if (!has_fan16_config(data))
  2837. return;
  2838. reg = it87_read_value(data, IT87_REG_FAN_16BIT);
  2839. if (~reg & 0x07 & data->has_fan) {
  2840. dev_dbg(&pdev->dev,
  2841. "Setting fan1-3 to 16-bit mode\n");
  2842. it87_write_value(data, IT87_REG_FAN_16BIT,
  2843. reg | 0x07);
  2844. }
  2845. }
  2846. static void it87_start_monitoring(struct it87_data *data)
  2847. {
  2848. it87_write_value(data, IT87_REG_CONFIG,
  2849. (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
  2850. | (update_vbat ? 0x41 : 0x01));
  2851. }
  2852. /* Called when we have found a new IT87. */
  2853. static void it87_init_device(struct platform_device *pdev)
  2854. {
  2855. struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
  2856. struct it87_data *data = platform_get_drvdata(pdev);
  2857. int tmp, i;
  2858. /*
  2859. * For each PWM channel:
  2860. * - If it is in automatic mode, setting to manual mode should set
  2861. * the fan to full speed by default.
  2862. * - If it is in manual mode, we need a mapping to temperature
  2863. * channels to use when later setting to automatic mode later.
  2864. * Use a 1:1 mapping by default (we are clueless.)
  2865. * In both cases, the value can (and should) be changed by the user
  2866. * prior to switching to a different mode.
  2867. * Note that this is no longer needed for the IT8721F and later, as
  2868. * these have separate registers for the temperature mapping and the
  2869. * manual duty cycle.
  2870. */
  2871. for (i = 0; i < NUM_AUTO_PWM; i++) {
  2872. data->pwm_temp_map[i] = i;
  2873. data->pwm_duty[i] = 0x7f; /* Full speed */
  2874. data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
  2875. }
  2876. it87_check_limit_regs(data);
  2877. /*
  2878. * Temperature channels are not forcibly enabled, as they can be
  2879. * set to two different sensor types and we can't guess which one
  2880. * is correct for a given system. These channels can be enabled at
  2881. * run-time through the temp{1-3}_type sysfs accessors if needed.
  2882. */
  2883. it87_check_voltage_monitors_reset(data);
  2884. it87_check_tachometers_reset(pdev);
  2885. data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
  2886. data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
  2887. it87_check_tachometers_16bit_mode(pdev);
  2888. /* Check for additional fans */
  2889. if (has_five_fans(data)) {
  2890. tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
  2891. if (tmp & BIT(4))
  2892. data->has_fan |= BIT(3); /* fan4 enabled */
  2893. if (tmp & BIT(5))
  2894. data->has_fan |= BIT(4); /* fan5 enabled */
  2895. if (has_six_fans(data) && (tmp & BIT(2)))
  2896. data->has_fan |= BIT(5); /* fan6 enabled */
  2897. }
  2898. /* Fan input pins may be used for alternative functions */
  2899. data->has_fan &= ~sio_data->skip_fan;
  2900. /* Check if pwm5, pwm6 are enabled */
  2901. if (has_six_pwm(data)) {
  2902. /* The following code may be IT8620E specific */
  2903. tmp = it87_read_value(data, IT87_REG_FAN_DIV);
  2904. if ((tmp & 0xc0) == 0xc0)
  2905. sio_data->skip_pwm |= BIT(4);
  2906. if (!(tmp & BIT(3)))
  2907. sio_data->skip_pwm |= BIT(5);
  2908. }
  2909. it87_start_monitoring(data);
  2910. }
  2911. /* Return 1 if and only if the PWM interface is safe to use */
  2912. static int it87_check_pwm(struct device *dev)
  2913. {
  2914. struct it87_data *data = dev_get_drvdata(dev);
  2915. /*
  2916. * Some BIOSes fail to correctly configure the IT87 fans. All fans off
  2917. * and polarity set to active low is sign that this is the case so we
  2918. * disable pwm control to protect the user.
  2919. */
  2920. int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
  2921. if ((tmp & 0x87) == 0) {
  2922. if (fix_pwm_polarity) {
  2923. /*
  2924. * The user asks us to attempt a chip reconfiguration.
  2925. * This means switching to active high polarity and
  2926. * inverting all fan speed values.
  2927. */
  2928. int i;
  2929. u8 pwm[3];
  2930. for (i = 0; i < ARRAY_SIZE(pwm); i++)
  2931. pwm[i] = it87_read_value(data,
  2932. IT87_REG_PWM[i]);
  2933. /*
  2934. * If any fan is in automatic pwm mode, the polarity
  2935. * might be correct, as suspicious as it seems, so we
  2936. * better don't change anything (but still disable the
  2937. * PWM interface).
  2938. */
  2939. if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
  2940. dev_info(dev,
  2941. "Reconfiguring PWM to active high polarity\n");
  2942. it87_write_value(data, IT87_REG_FAN_CTL,
  2943. tmp | 0x87);
  2944. for (i = 0; i < 3; i++)
  2945. it87_write_value(data,
  2946. IT87_REG_PWM[i],
  2947. 0x7f & ~pwm[i]);
  2948. return 1;
  2949. }
  2950. dev_info(dev,
  2951. "PWM configuration is too broken to be fixed\n");
  2952. }
  2953. return 0;
  2954. } else if (fix_pwm_polarity) {
  2955. dev_info(dev,
  2956. "PWM configuration looks sane, won't touch\n");
  2957. }
  2958. return 1;
  2959. }
  2960. static int it87_probe(struct platform_device *pdev)
  2961. {
  2962. struct it87_data *data;
  2963. struct resource *res;
  2964. struct device *dev = &pdev->dev;
  2965. struct it87_sio_data *sio_data = dev_get_platdata(dev);
  2966. int enable_pwm_interface;
  2967. struct device *hwmon_dev;
  2968. dev_it87 = dev;
  2969. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2970. if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
  2971. DRVNAME)) {
  2972. dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
  2973. (unsigned long)res->start,
  2974. (unsigned long)(res->start + IT87_EC_EXTENT - 1));
  2975. return -EBUSY;
  2976. }
  2977. data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
  2978. if (!data)
  2979. return -ENOMEM;
  2980. data->addr = res->start;
  2981. data->sioaddr = sio_data->sioaddr;
  2982. data->type = sio_data->type;
  2983. data->features = it87_devices[sio_data->type].features;
  2984. data->peci_mask = it87_devices[sio_data->type].peci_mask;
  2985. data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
  2986. /*
  2987. * IT8705F Datasheet 0.4.1, 3h == Version G.
  2988. * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
  2989. * These are the first revisions with 16-bit tachometer support.
  2990. */
  2991. switch (data->type) {
  2992. case it87:
  2993. if (sio_data->revision >= 0x03) {
  2994. data->features &= ~FEAT_OLD_AUTOPWM;
  2995. data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
  2996. }
  2997. break;
  2998. case it8712:
  2999. if (sio_data->revision >= 0x08) {
  3000. data->features &= ~FEAT_OLD_AUTOPWM;
  3001. data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
  3002. FEAT_FIVE_FANS;
  3003. }
  3004. break;
  3005. default:
  3006. break;
  3007. }
  3008. /* Now, we do the remaining detection. */
  3009. if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
  3010. it87_read_value(data, IT87_REG_CHIPID) != 0x90)
  3011. return -ENODEV;
  3012. platform_set_drvdata(pdev, data);
  3013. mutex_init(&data->update_lock);
  3014. /* Check PWM configuration */
  3015. enable_pwm_interface = it87_check_pwm(dev);
  3016. if (!enable_pwm_interface)
  3017. dev_info(dev,
  3018. "Detected broken BIOS defaults, disabling PWM interface\n");
  3019. /* Starting with IT8721F, we handle scaling of internal voltages */
  3020. if (has_12mv_adc(data)) {
  3021. if (sio_data->internal & BIT(0))
  3022. data->in_scaled |= BIT(3); /* in3 is AVCC */
  3023. if (sio_data->internal & BIT(1))
  3024. data->in_scaled |= BIT(7); /* in7 is VSB */
  3025. if (sio_data->internal & BIT(2))
  3026. data->in_scaled |= BIT(8); /* in8 is Vbat */
  3027. if (sio_data->internal & BIT(3))
  3028. data->in_scaled |= BIT(9); /* in9 is AVCC */
  3029. } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
  3030. sio_data->type == it8783) {
  3031. if (sio_data->internal & BIT(0))
  3032. data->in_scaled |= BIT(3); /* in3 is VCC5V */
  3033. if (sio_data->internal & BIT(1))
  3034. data->in_scaled |= BIT(7); /* in7 is VCCH5V */
  3035. }
  3036. data->has_temp = 0x07;
  3037. if (sio_data->skip_temp & BIT(2)) {
  3038. if (sio_data->type == it8782 &&
  3039. !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
  3040. data->has_temp &= ~BIT(2);
  3041. }
  3042. data->in_internal = sio_data->internal;
  3043. data->need_in7_reroute = sio_data->need_in7_reroute;
  3044. data->has_in = 0x3ff & ~sio_data->skip_in;
  3045. if (has_six_temp(data)) {
  3046. u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
  3047. /* Check for additional temperature sensors */
  3048. if ((reg & 0x03) >= 0x02)
  3049. data->has_temp |= BIT(3);
  3050. if (((reg >> 2) & 0x03) >= 0x02)
  3051. data->has_temp |= BIT(4);
  3052. if (((reg >> 4) & 0x03) >= 0x02)
  3053. data->has_temp |= BIT(5);
  3054. /* Check for additional voltage sensors */
  3055. if ((reg & 0x03) == 0x01)
  3056. data->has_in |= BIT(10);
  3057. if (((reg >> 2) & 0x03) == 0x01)
  3058. data->has_in |= BIT(11);
  3059. if (((reg >> 4) & 0x03) == 0x01)
  3060. data->has_in |= BIT(12);
  3061. }
  3062. data->has_beep = !!sio_data->beep_pin;
  3063. /* Initialize the IT87 chip */
  3064. it87_init_device(pdev);
  3065. if (!sio_data->skip_vid) {
  3066. data->has_vid = true;
  3067. data->vrm = vid_which_vrm();
  3068. /* VID reading from Super-I/O config space if available */
  3069. data->vid = sio_data->vid_value;
  3070. }
  3071. /* Prepare for sysfs hooks */
  3072. data->groups[0] = &it87_group;
  3073. data->groups[1] = &it87_group_in;
  3074. data->groups[2] = &it87_group_temp;
  3075. data->groups[3] = &it87_group_fan;
  3076. if (enable_pwm_interface) {
  3077. data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
  3078. data->has_pwm &= ~sio_data->skip_pwm;
  3079. data->groups[4] = &it87_group_pwm;
  3080. if (has_old_autopwm(data) || has_newer_autopwm(data))
  3081. data->groups[5] = &it87_group_auto_pwm;
  3082. }
  3083. hwmon_dev = devm_hwmon_device_register_with_groups(dev,
  3084. it87_devices[sio_data->type].name,
  3085. data, data->groups);
  3086. return PTR_ERR_OR_ZERO(hwmon_dev);
  3087. }
  3088. static void __maybe_unused it87_resume_sio(struct platform_device *pdev)
  3089. {
  3090. struct it87_data *data = dev_get_drvdata(&pdev->dev);
  3091. int err;
  3092. int reg2c;
  3093. if (!data->need_in7_reroute)
  3094. return;
  3095. err = superio_enter(data->sioaddr);
  3096. if (err) {
  3097. dev_warn(&pdev->dev,
  3098. "Unable to enter Super I/O to reroute in7 (%d)",
  3099. err);
  3100. return;
  3101. }
  3102. superio_select(data->sioaddr, GPIO);
  3103. reg2c = superio_inb(data->sioaddr, IT87_SIO_PINX2_REG);
  3104. if (!(reg2c & BIT(1))) {
  3105. dev_dbg(&pdev->dev,
  3106. "Routing internal VCCH5V to in7 again");
  3107. reg2c |= BIT(1);
  3108. superio_outb(data->sioaddr, IT87_SIO_PINX2_REG,
  3109. reg2c);
  3110. }
  3111. superio_exit(data->sioaddr);
  3112. }
  3113. static int __maybe_unused it87_resume(struct device *dev)
  3114. {
  3115. struct platform_device *pdev = to_platform_device(dev);
  3116. struct it87_data *data = dev_get_drvdata(dev);
  3117. it87_resume_sio(pdev);
  3118. mutex_lock(&data->update_lock);
  3119. it87_check_pwm(dev);
  3120. it87_check_limit_regs(data);
  3121. it87_check_voltage_monitors_reset(data);
  3122. it87_check_tachometers_reset(pdev);
  3123. it87_check_tachometers_16bit_mode(pdev);
  3124. it87_start_monitoring(data);
  3125. /* force update */
  3126. data->valid = 0;
  3127. mutex_unlock(&data->update_lock);
  3128. it87_update_device(dev);
  3129. return 0;
  3130. }
  3131. static SIMPLE_DEV_PM_OPS(it87_dev_pm_ops, NULL, it87_resume);
  3132. static struct platform_driver it87_driver = {
  3133. .driver = {
  3134. .name = DRVNAME,
  3135. .pm = &it87_dev_pm_ops,
  3136. },
  3137. .probe = it87_probe,
  3138. };
  3139. static int __init it87_device_add(int index, unsigned short address,
  3140. const struct it87_sio_data *sio_data)
  3141. {
  3142. struct platform_device *pdev;
  3143. struct resource res = {
  3144. .start = address + IT87_EC_OFFSET,
  3145. .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
  3146. .name = DRVNAME,
  3147. .flags = IORESOURCE_IO,
  3148. };
  3149. int err;
  3150. err = acpi_check_resource_conflict(&res);
  3151. if (err)
  3152. return err;
  3153. pdev = platform_device_alloc(DRVNAME, address);
  3154. if (!pdev)
  3155. return -ENOMEM;
  3156. err = platform_device_add_resources(pdev, &res, 1);
  3157. if (err) {
  3158. pr_err("Device resource addition failed (%d)\n", err);
  3159. goto exit_device_put;
  3160. }
  3161. err = platform_device_add_data(pdev, sio_data,
  3162. sizeof(struct it87_sio_data));
  3163. if (err) {
  3164. pr_err("Platform data allocation failed\n");
  3165. goto exit_device_put;
  3166. }
  3167. err = platform_device_add(pdev);
  3168. if (err) {
  3169. pr_err("Device addition failed (%d)\n", err);
  3170. goto exit_device_put;
  3171. }
  3172. it87_pdev[index] = pdev;
  3173. return 0;
  3174. exit_device_put:
  3175. platform_device_put(pdev);
  3176. return err;
  3177. }
  3178. static ssize_t fan1_input_show(struct kobject *kobj, struct kobj_attribute *attr,
  3179. char *buf)
  3180. {
  3181. static int count = 0;
  3182. int nr = 0;
  3183. int index = 0;
  3184. int speed;
  3185. struct it87_data *data = NULL;
  3186. count++;
  3187. if(dev_it87 == NULL)
  3188. {
  3189. return -EIO;
  3190. }
  3191. data = it87_update_device(dev_it87);
  3192. speed = has_16bit_fans(data) ?
  3193. FAN16_FROM_REG(data->fan[nr][index]) :
  3194. FAN_FROM_REG(data->fan[nr][index],
  3195. DIV_FROM_REG(data->fan_div[nr]));
  3196. return sprintf(buf, "%d\n", speed);
  3197. }
  3198. static ssize_t fan1_input_store(struct kobject *kobj, struct kobj_attribute *attr,
  3199. const char *buf, size_t count)
  3200. {
  3201. printk("fan1_input_store kernel rev:%s\n", buf);
  3202. return count;
  3203. }
  3204. static ssize_t fan2_input_show(struct kobject *kobj, struct kobj_attribute *attr,
  3205. char *buf)
  3206. {
  3207. static int count = 0;
  3208. int nr = 1;
  3209. int index = 0;
  3210. int speed;
  3211. struct it87_data *data = NULL;
  3212. count++;
  3213. if(dev_it87 == NULL)
  3214. {
  3215. return -EIO;
  3216. }
  3217. data = it87_update_device(dev_it87);
  3218. speed = has_16bit_fans(data) ?
  3219. FAN16_FROM_REG(data->fan[nr][index]) :
  3220. FAN_FROM_REG(data->fan[nr][index],
  3221. DIV_FROM_REG(data->fan_div[nr]));
  3222. return sprintf(buf, "%d\n", speed);
  3223. }
  3224. static ssize_t fan2_input_store(struct kobject *kobj, struct kobj_attribute *attr,
  3225. const char *buf, size_t count)
  3226. {
  3227. printk("fan2_input_store kernel rev:%s\n", buf);
  3228. return count;
  3229. }
  3230. static ssize_t pwm1_show(struct kobject *kobj, struct kobj_attribute *attr,
  3231. char *buf)
  3232. {
  3233. struct it87_data *data = it87_update_device(dev_it87);
  3234. int nr = 0;
  3235. return sprintf(buf, "%d\n",
  3236. pwm_from_reg(data, data->pwm_duty[nr]));
  3237. }
  3238. static ssize_t pwm1_store(struct kobject *kobj, struct kobj_attribute *attr,
  3239. const char *buf, size_t count)
  3240. {
  3241. struct it87_data *data = dev_get_drvdata(dev_it87);
  3242. int nr = 0;
  3243. long val;
  3244. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
  3245. return -EINVAL;
  3246. mutex_lock(&data->update_lock);
  3247. it87_update_pwm_ctrl(data, nr);
  3248. if (has_newer_autopwm(data)) {
  3249. /*
  3250. * If we are in automatic mode, the PWM duty cycle register
  3251. * is read-only so we can't write the value.
  3252. */
  3253. if (data->pwm_ctrl[nr] & 0x80) {
  3254. mutex_unlock(&data->update_lock);
  3255. return -EBUSY;
  3256. }
  3257. data->pwm_duty[nr] = pwm_to_reg(data, val);
  3258. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  3259. data->pwm_duty[nr]);
  3260. } else {
  3261. data->pwm_duty[nr] = pwm_to_reg(data, val);
  3262. /*
  3263. * If we are in manual mode, write the duty cycle immediately;
  3264. * otherwise, just store it for later use.
  3265. */
  3266. if (!(data->pwm_ctrl[nr] & 0x80)) {
  3267. data->pwm_ctrl[nr] = data->pwm_duty[nr];
  3268. it87_write_value(data, IT87_REG_PWM[nr],
  3269. data->pwm_ctrl[nr]);
  3270. }
  3271. }
  3272. mutex_unlock(&data->update_lock);
  3273. return count;
  3274. }
  3275. static ssize_t pwm1_enable_show(struct kobject *kobj, struct kobj_attribute *attr,
  3276. char *buf)
  3277. {
  3278. struct it87_data *data = it87_update_device(dev_it87);
  3279. int nr = 0;
  3280. return sprintf(buf, "%d\n", pwm_mode(data, nr));
  3281. }
  3282. static ssize_t pwm1_enable_store(struct kobject *kobj, struct kobj_attribute *attr,
  3283. const char *buf, size_t count)
  3284. {
  3285. struct it87_data *data = dev_get_drvdata(dev_it87);
  3286. int nr = 0;
  3287. long val;
  3288. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
  3289. return -EINVAL;
  3290. /* Check trip points before switching to automatic mode */
  3291. if (val == 2) {
  3292. if (check_trip_points(dev_it87, nr) < 0)
  3293. return -EINVAL;
  3294. }
  3295. mutex_lock(&data->update_lock);
  3296. if (val == 0) {
  3297. if (nr < 3 && data->type != it8603) {
  3298. int tmp;
  3299. /* make sure the fan is on when in on/off mode */
  3300. tmp = it87_read_value(data, IT87_REG_FAN_CTL);
  3301. it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
  3302. /* set on/off mode */
  3303. data->fan_main_ctrl &= ~BIT(nr);
  3304. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  3305. data->fan_main_ctrl);
  3306. } else {
  3307. u8 ctrl;
  3308. /* No on/off mode, set maximum pwm value */
  3309. data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
  3310. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  3311. data->pwm_duty[nr]);
  3312. /* and set manual mode */
  3313. if (has_newer_autopwm(data)) {
  3314. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  3315. data->pwm_temp_map[nr];
  3316. } else {
  3317. ctrl = data->pwm_duty[nr];
  3318. }
  3319. data->pwm_ctrl[nr] = ctrl;
  3320. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  3321. }
  3322. } else {
  3323. u8 ctrl;
  3324. if (has_newer_autopwm(data)) {
  3325. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  3326. data->pwm_temp_map[nr];
  3327. if (val != 1)
  3328. ctrl |= 0x80;
  3329. } else {
  3330. ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
  3331. }
  3332. data->pwm_ctrl[nr] = ctrl;
  3333. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  3334. if (data->type != it8603 && nr < 3) {
  3335. /* set SmartGuardian mode */
  3336. data->fan_main_ctrl |= BIT(nr);
  3337. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  3338. data->fan_main_ctrl);
  3339. }
  3340. }
  3341. mutex_unlock(&data->update_lock);
  3342. return count;
  3343. }
  3344. static ssize_t pwm2_show(struct kobject *kobj, struct kobj_attribute *attr,
  3345. char *buf)
  3346. {
  3347. struct it87_data *data = it87_update_device(dev_it87);
  3348. int nr = 1;
  3349. return sprintf(buf, "%d\n",
  3350. pwm_from_reg(data, data->pwm_duty[nr]));
  3351. }
  3352. static ssize_t pwm2_store(struct kobject *kobj, struct kobj_attribute *attr,
  3353. const char *buf, size_t count)
  3354. {
  3355. struct it87_data *data = dev_get_drvdata(dev_it87);
  3356. int nr = 0;
  3357. long val;
  3358. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
  3359. return -EINVAL;
  3360. mutex_lock(&data->update_lock);
  3361. it87_update_pwm_ctrl(data, nr);
  3362. if (has_newer_autopwm(data)) {
  3363. /*
  3364. * If we are in automatic mode, the PWM duty cycle register
  3365. * is read-only so we can't write the value.
  3366. */
  3367. if (data->pwm_ctrl[nr] & 0x80) {
  3368. mutex_unlock(&data->update_lock);
  3369. return -EBUSY;
  3370. }
  3371. data->pwm_duty[nr] = pwm_to_reg(data, val);
  3372. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  3373. data->pwm_duty[nr]);
  3374. } else {
  3375. data->pwm_duty[nr] = pwm_to_reg(data, val);
  3376. /*
  3377. * If we are in manual mode, write the duty cycle immediately;
  3378. * otherwise, just store it for later use.
  3379. */
  3380. if (!(data->pwm_ctrl[nr] & 0x80)) {
  3381. data->pwm_ctrl[nr] = data->pwm_duty[nr];
  3382. it87_write_value(data, IT87_REG_PWM[nr],
  3383. data->pwm_ctrl[nr]);
  3384. }
  3385. }
  3386. mutex_unlock(&data->update_lock);
  3387. return count;
  3388. }
  3389. static ssize_t pwm2_enable_show(struct kobject *kobj, struct kobj_attribute *attr,
  3390. char *buf)
  3391. {
  3392. struct it87_data *data = it87_update_device(dev_it87);
  3393. int nr = 1;
  3394. return sprintf(buf, "%d\n", pwm_mode(data, nr));
  3395. }
  3396. static ssize_t pwm2_enable_store(struct kobject *kobj, struct kobj_attribute *attr,
  3397. const char *buf, size_t count)
  3398. {
  3399. struct it87_data *data = dev_get_drvdata(dev_it87);
  3400. int nr = 1;
  3401. long val;
  3402. if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
  3403. return -EINVAL;
  3404. /* Check trip points before switching to automatic mode */
  3405. if (val == 2) {
  3406. if (check_trip_points(dev_it87, nr) < 0)
  3407. return -EINVAL;
  3408. }
  3409. mutex_lock(&data->update_lock);
  3410. if (val == 0) {
  3411. if (nr < 3 && data->type != it8603) {
  3412. int tmp;
  3413. /* make sure the fan is on when in on/off mode */
  3414. tmp = it87_read_value(data, IT87_REG_FAN_CTL);
  3415. it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
  3416. /* set on/off mode */
  3417. data->fan_main_ctrl &= ~BIT(nr);
  3418. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  3419. data->fan_main_ctrl);
  3420. } else {
  3421. u8 ctrl;
  3422. /* No on/off mode, set maximum pwm value */
  3423. data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
  3424. it87_write_value(data, IT87_REG_PWM_DUTY[nr],
  3425. data->pwm_duty[nr]);
  3426. /* and set manual mode */
  3427. if (has_newer_autopwm(data)) {
  3428. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  3429. data->pwm_temp_map[nr];
  3430. } else {
  3431. ctrl = data->pwm_duty[nr];
  3432. }
  3433. data->pwm_ctrl[nr] = ctrl;
  3434. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  3435. }
  3436. } else {
  3437. u8 ctrl;
  3438. if (has_newer_autopwm(data)) {
  3439. ctrl = (data->pwm_ctrl[nr] & 0x7c) |
  3440. data->pwm_temp_map[nr];
  3441. if (val != 1)
  3442. ctrl |= 0x80;
  3443. } else {
  3444. ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
  3445. }
  3446. data->pwm_ctrl[nr] = ctrl;
  3447. it87_write_value(data, IT87_REG_PWM[nr], ctrl);
  3448. if (data->type != it8603 && nr < 3) {
  3449. /* set SmartGuardian mode */
  3450. data->fan_main_ctrl |= BIT(nr);
  3451. it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
  3452. data->fan_main_ctrl);
  3453. }
  3454. }
  3455. mutex_unlock(&data->update_lock);
  3456. return count;
  3457. }
  3458. static ssize_t temp1_input_show(struct kobject *kobj, struct kobj_attribute *attr,
  3459. char *buf)
  3460. {
  3461. int nr = 0;
  3462. int index = 0;
  3463. struct it87_data *data = it87_update_device(dev_it87);
  3464. return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index])/1000);
  3465. }
  3466. static ssize_t temp2_input_show(struct kobject *kobj, struct kobj_attribute *attr,
  3467. char *buf)
  3468. {
  3469. int nr = 1;
  3470. int index = 0;
  3471. struct it87_data *data = it87_update_device(dev_it87);
  3472. return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index])/1000);
  3473. }
  3474. static ssize_t temp1_input_store(struct kobject *kobj, struct kobj_attribute *attr,
  3475. const char *buf, size_t count)
  3476. {
  3477. return -EINVAL;
  3478. }
  3479. static ssize_t temp2_input_store(struct kobject *kobj, struct kobj_attribute *attr,
  3480. const char *buf, size_t count)
  3481. {
  3482. return -EINVAL;
  3483. }
  3484. static ssize_t power_flag_show(struct kobject *kobj, struct kobj_attribute *attr,
  3485. char *buf)
  3486. {
  3487. return -EINVAL;
  3488. // int nr = 1;
  3489. // int index = 0;
  3490. // struct it87_data *data = it87_update_device(dev_it87);
  3491. // return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index])/1000);
  3492. }
  3493. static ssize_t power_flag_store(struct kobject *kobj, struct kobj_attribute *attr,
  3494. const char *buf, size_t count)
  3495. {
  3496. return -EINVAL;
  3497. }
  3498. static ssize_t ac_power_show(struct kobject *kobj, struct kobj_attribute *attr,
  3499. char *buf)
  3500. {
  3501. int ac_power_flag = 0;
  3502. uint8_t val = 0x00;
  3503. if (oem_ec_read_ram(2, 0x36, &val) < 0)
  3504. return -1;
  3505. ac_power_flag = (val & 0x03) ? 1 : 0;
  3506. return sprintf(buf, "%d", ac_power_flag);
  3507. }
  3508. static ssize_t ac_power_store(struct kobject *kobj, struct kobj_attribute *attr,
  3509. const char *buf, size_t count)
  3510. {
  3511. return -EINVAL;
  3512. }
  3513. static struct kobj_attribute power_flag =
  3514. __ATTR(power_flag, 0644, power_flag_show, power_flag_store);
  3515. static struct kobj_attribute ac_power =
  3516. __ATTR(ac_power, 0644, ac_power_show, ac_power_store);
  3517. static struct kobj_attribute temp1_input =
  3518. __ATTR(temp1_input, 0644, temp1_input_show, temp1_input_store);
  3519. static struct kobj_attribute temp2_input =
  3520. __ATTR(temp2_input, 0644, temp2_input_show, temp2_input_store);
  3521. static struct kobj_attribute fan1_input =
  3522. __ATTR(fan1_input, 0644, fan1_input_show, fan1_input_store);
  3523. static struct kobj_attribute fan2_input =
  3524. __ATTR(fan2_input, 0644, fan2_input_show, fan2_input_store);
  3525. static struct kobj_attribute pwm1 =
  3526. __ATTR(pwm1, 0644, pwm1_show, pwm1_store);
  3527. static struct kobj_attribute pwm1_enable =
  3528. __ATTR(pwm1_enable, 0644, pwm1_enable_show, pwm1_enable_store);
  3529. static struct kobj_attribute pwm2 =
  3530. __ATTR(pwm2, 0644, pwm2_show, pwm2_store);
  3531. static struct kobj_attribute pwm2_enable =
  3532. __ATTR(pwm2_enable, 0644, pwm2_enable_show, pwm2_enable_store);
  3533. /* ==================== 属性组 ==================== */
  3534. static struct attribute *fan_attrs[] = {
  3535. &fan1_input.attr,
  3536. &fan2_input.attr,
  3537. &pwm1.attr,
  3538. &pwm1_enable.attr,
  3539. &pwm2.attr,
  3540. &pwm2_enable.attr,
  3541. &temp1_input.attr,
  3542. &temp2_input.attr,
  3543. &power_flag.attr,
  3544. &ac_power.attr,
  3545. NULL,
  3546. };
  3547. static struct attribute_group fan_attr_group = {
  3548. .attrs = fan_attrs,
  3549. };
  3550. int fan_init(void)
  3551. {
  3552. int sioaddr[2] = { REG_2E, REG_4E };
  3553. struct it87_sio_data sio_data;
  3554. unsigned short isa_address[2];
  3555. bool found = false;
  3556. int i, err;
  3557. err = platform_driver_register(&it87_driver);
  3558. if (err)
  3559. return err;
  3560. for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
  3561. memset(&sio_data, 0, sizeof(struct it87_sio_data));
  3562. isa_address[i] = 0;
  3563. err = it87_find(sioaddr[i], &isa_address[i], &sio_data);
  3564. if (err || isa_address[i] == 0)
  3565. continue;
  3566. /*
  3567. * Don't register second chip if its ISA address matches
  3568. * the first chip's ISA address.
  3569. */
  3570. if (i && isa_address[i] == isa_address[0])
  3571. break;
  3572. err = it87_device_add(i, isa_address[i], &sio_data);
  3573. if (err)
  3574. goto exit_dev_unregister;
  3575. found = true;
  3576. /*
  3577. * IT8705F may respond on both SIO addresses.
  3578. * Stop probing after finding one.
  3579. */
  3580. if (sio_data.type == it87)
  3581. break;
  3582. }
  3583. if (!found) {
  3584. err = -ENODEV;
  3585. goto exit_unregister;
  3586. }
  3587. fan_kobj = kobject_create_and_add("hwmon", vfiec_kobj);
  3588. if (!fan_kobj)
  3589. {
  3590. err = -ENOMEM;
  3591. goto exit_dev_unregister;
  3592. }
  3593. else
  3594. {
  3595. printk(KERN_INFO "Faifan to create sysfs node\n");
  3596. }
  3597. /* 创建属性文件 */
  3598. err = sysfs_create_group(fan_kobj, &fan_attr_group);
  3599. if (err)
  3600. {
  3601. pr_err("Faifan to create sysfs group: %d\n", err);
  3602. goto free_fan_kobj;
  3603. }
  3604. else
  3605. {
  3606. printk(KERN_INFO "Create sysfs group success\n");
  3607. }
  3608. return 0;
  3609. free_fan_kobj:
  3610. kobject_put(fan_kobj);
  3611. exit_dev_unregister:
  3612. /* NULL check handled by platform_device_unregister */
  3613. platform_device_unregister(it87_pdev[0]);
  3614. exit_unregister:
  3615. platform_driver_unregister(&it87_driver);
  3616. return err;
  3617. }
  3618. void fan_exit(void)
  3619. {
  3620. /* NULL check handled by platform_device_unregister */
  3621. platform_device_unregister(it87_pdev[1]);
  3622. platform_device_unregister(it87_pdev[0]);
  3623. platform_driver_unregister(&it87_driver);
  3624. sysfs_remove_group(fan_kobj, &fan_attr_group);
  3625. kobject_put(fan_kobj);
  3626. }
  3627. module_param(update_vbat, bool, 0);
  3628. MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
  3629. module_param(fix_pwm_polarity, bool, 0);
  3630. MODULE_PARM_DESC(fix_pwm_polarity,
  3631. "Force PWM polarity to active high (DANGEROUS)");